Part Number Hot Search : 
SPA07N60 MC1457 N4728 GRM155R7 DCTRM D2539 1N5383 GS25T24
Product Description
Full Text Search
 

To Download STM32L151ZET6 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  this is information on a product in full production. october 2014 docid025433 rev 5 1/132 stm32l151xe and stm32l152xe ultra-low-power 32-bit mcu arm ? -based cortex ? -m3 with 512kb flash, 80kb sram, 16kb eeprom, lcd, usb, adc, dac datasheet - production data features ? ultra-low-power platform ? 1.65 v to 3.6 v power supply ? -40 c to 105 c temperature range ? 290 na standby mode (3 wakeup pins) ? 1.11 a standby mode + rtc ? 560 na stop mode (16 wakeup lines) ? 1.4 a stop mode + rtc ?11 a low-power run mode down to 4.6 a in low power sleep mode ? 195 a/mhz run mode ?10 na ultra-low i/o leakage ?8 s wakeup time ? core: arm ? cortex ? -m3 32-bit cpu ? from 32 khz up to 32 mhz max ? 1.25 dmips/mhz (dhrystone 2.1) ? memory protection unit ? up to 34 capacitive sensing channels ? crc calculation unit, 96-bit unique id ? reset and supply management ? low power, ultrasafe bor (brownout reset) with 5 selectable thresholds ? ultra-low power por/pdr ? programmable voltage detector (pvd) ? clock sources ? 1 to 24 mhz crystal oscillator ?32 khz oscillator for rtc with calibration ? internal 16 mhz oscillator factory trimmed rc(+/-1%) with pll option ? internal low power 37 khz oscillator ? internal multispeed low power 65 khz to 4.2 mhz oscillator ? pll for cpu clock and usb (48 mhz) ? pre-programmed bootloader ? usb and usart supported ? up to 116 fast i/os (102 i/os 5v tolerant), all mappable on 16 external interrupt vectors ? memories ? 512 kb flash with ecc (with 2 bank of 256 kb enabling rww capability) ?80 kb ram ?16 kb of true eeprom with ecc ? 128 byte backup register ? lcd driver (except stm32l151 line) up to 8x40 segments, contrast adjustment, blinking mode, step-up converter ? rich analog peripherals (down to 1.8 v) ? 2x operational amplifier ? 12-bit adc 1 msps up to 40 channels ? 12-bit dac 2 ch with output buffers ? 2x ultra-low-power comparators (window mode and wake up capability) ? dma controller 12x channels ? 11x peripherals communication interface ? 1x usb 2.0 (internal 48 mhz pll) ? 5x usart ? 3x spi 16 mbits/s (2x spi with i2s) ? 2x i 2 c (smbus/pmbus) ? 11x timer: 1x 32-bit, 6x 16-bit with up to 4 ic/oc/pwm channels, 2x 16-bit basic timer, 2x watchdog timers (independent and window) ? development support: serial wire debug, jtag and trace table 1. device summary reference part number stm32l151xe stm32l151qe, stm32l151re, stm32l151ve, stm32l151ze stm32l152xe stm32l152qe, stm32l152re, stm32l152ve, stm32l152ze lqfp144 (20 20 mm) lqfp100 (14 14 mm) lqfp64 (10 10 mm) ufbga132 (7 7 mm) wlcsp104 (0.400 mm pitch) www.st.com
contents stm32l151xe and stm32l152xe 2/132 docid025433 rev 5 contents 1 introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 2.1 device overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2.2 ultra-low-power device continuum . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.2.1 performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.2.2 shared peripherals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.2.3 common system strategy. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.2.4 features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 3 functional overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.1 low-power modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 3.2 arm cortex-m3 core with mpu . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.3 reset and supply management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.3.1 power supply schemes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.3.2 power supply supervisor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.3.3 voltage regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.3.4 boot modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.4 clock management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.5 low-power real-time clock and backup registers . . . . . . . . . . . . . . . . . . . 22 3.6 gpios (general-purpose inputs/outputs) . . . . . . . . . . . . . . . . . . . . . . . . . 22 3.7 memories . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.8 dma (direct memory access) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.9 lcd (liquid crystal display) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 3.10 adc (analog-to-digital converter) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 3.10.1 temperature sensor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 3.10.2 internal voltage reference (v refint ) . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 3.11 dac (digital-to-analog converter) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 3.12 operational amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 3.13 ultra-low-power comparators and reference voltage . . . . . . . . . . . . . . . . 26 3.14 system configuration controller and routing interface . . . . . . . . . . . . . . . 26 3.15 touch sensing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
docid025433 rev 5 3/132 stm32l151xe and stm32l152xe contents 4 3.16 timers and watchdogs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 3.16.1 general-purpose timers (tim2, tim3, tim4, tim5, tim9, tim10 and tim11) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 3.16.2 basic timers (tim6 and tim7) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 3.16.3 systick timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 3.16.4 independent watchdog (iwdg) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 3.16.5 window watchdog (wwdg) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 3.17 communication interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 3.17.1 i2c bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 3.17.2 universal synchronous/asynchronous receiver transmitter (usart) . . 28 3.17.3 serial peripheral interface (spi) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 3.17.4 inter-integrated sound (i2s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 3.17.5 universal serial bus (usb) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 3.18 crc (cyclic redundancy check) calculation unit . . . . . . . . . . . . . . . . . . . 29 3.19 development support . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 3.19.1 serial wire jtag debug port (swj-dp) . . . . . . . . . . . . . . . . . . . . . . . . . 29 3.19.2 embedded trace macrocell? . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 4 pin descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 5 memory mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 6 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 6.1 parameter conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 6.1.1 minimum and maximum values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 6.1.2 typical values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 6.1.3 typical curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 6.1.4 loading capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 6.1.5 pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 6.1.6 power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 6.1.7 optional lcd power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 6.1.8 current consumption measurement . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 6.2 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 6.3 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 6.3.1 general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 6.3.2 embedded reset and power control block characteristics . . . . . . . . . . . 61 6.3.3 embedded internal reference voltage . . . . . . . . . . . . . . . . . . . . . . . . . . 63
contents stm32l151xe and stm32l152xe 4/132 docid025433 rev 5 6.3.4 supply current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 6.3.5 wakeup time from low-power mode . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 6.3.6 external clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 6.3.7 internal clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 6.3.8 pll characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 6.3.9 memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 6.3.10 emc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 6.3.11 electrical sensitivity characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 6.3.12 i/o current injection characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 6.3.13 i/o port characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.3.14 nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 6.3.15 tim timer characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 6.3.16 communications interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 6.3.17 12-bit adc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102 6.3.18 dac electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 6.3.19 operational amplifier characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 109 6.3.20 temperature sensor characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 6.3.21 comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 6.3.22 lcd controller . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 7 package characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 7.1 package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 7.1.1 lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package . . . . . . 114 7.1.2 lqfp100, 14 x 14 mm, 100-pin low-profile quad flat package . . . . . . 117 7.1.3 lqfp64, 10 x 10 mm, 64-pin low-profile quad flat package . . . . . . . . 120 7.1.4 ufbga132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 123 7.1.5 wlcsp104, 0.400 mm pitch wafer level chip size package . . . . . . . . 125 7.2 thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 7.2.1 reference document . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 8 part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 130 9 revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131
docid025433 rev 5 5/132 stm32l151xe and stm32l152xe list of tables 6 list of tables table 1. device summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 table 2. ultra-low-power stm32l151xe and stm32l152xe device features and peripheral counts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 table 3. functionalities depending on the operating power supply range . . . . . . . . . . . . . . . . . . . . 14 table 4. cpu frequency range depending on dynamic voltage scaling . . . . . . . . . . . . . . . . . . . . . . 15 table 5. functionalities depending on the working mode (from run/active down to standby) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 table 6. timer feature comparison . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 table 7. legend/abbreviations used in the pinout table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 table 8. stm32l151xe and stm32l152xe pin definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 table 9. alternate function input/output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 table 10. voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 table 11. current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 table 12. thermal characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 table 13. general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 table 14. embedded reset and power control block characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 61 table 15. embedded internal reference voltage calibration values . . . . . . . . . . . . . . . . . . . . . . . . . . 63 table 16. embedded internal reference voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 table 17. current consumption in run mode, code with data processing running from flash. . . . . . 65 table 18. current consumption in run mode, code with data processing running from ram . . . . . . 66 table 19. current consumption in sleep mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67 table 20. current consumption in low-power run mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68 table 21. current consumption in low-power sleep mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table 22. typical and maximum current consumptions in stop mode . . . . . . . . . . . . . . . . . . . . . . . . 70 table 23. typical and maximum current consumptions in standby mode . . . . . . . . . . . . . . . . . . . . . 72 table 24. peripheral current consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .73 table 25. low-power mode wakeup timings. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 table 26. high-speed external user clock characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 table 27. low-speed external user clock characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77 table 28. hse oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78 table 29. lse oscillator characteristics (f lse = 32.768 khz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 table 30. hsi oscillator characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 table 31. lsi oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 table 32. msi oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 table 33. pll characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 table 34. ram and hardware registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .84 table 35. flash memory and data eeprom characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 table 36. flash memory and data eeprom endurance and retention . . . . . . . . . . . . . . . . . . . . . . . 85 table 37. ems characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 table 38. emi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 table 39. esd absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 table 40. electrical sensitivities . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 table 41. i/o current injection susceptibility . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 table 42. i/o static characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 table 43. output voltage characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 90 table 44. i/o ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 table 45. nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 table 46. timx characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93
list of tables stm32l151xe and stm32l152xe 6/132 docid025433 rev 5 table 47. i 2 c characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .94 table 48. scl frequency (f pclk1 = 32 mhz, v dd = vdd_i2c = 3.3 v). . . . . . . . . . . . . . . . . . . . . . . . 95 table 49. spi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 table 50. usb startup time. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 table 51. usb dc electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .99 table 52. usb: full speed electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 table 53. i2s characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 table 54. adc clock frequency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102 table 55. adc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102 table 56. adc accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 104 table 57. maximum source impedance r ain max . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 106 table 58. dac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 table 59. operational amplifier characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 table 60. temperature sensor calibration values. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 table 61. temperature sensor characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 1 table 62. comparator 1 characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 table 63. comparator 2 characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 table 64. lcd controller characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 table 65. lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data . . . . . . . 115 table 66. lqpf100, 14 x 14 mm, 100-pin low-profile quad flat package mechanical data . . . . . . . 118 table 67. lqfp64, 10 x 10 mm 64-pin low-profile quad flat package mechanical data. . . . . . . . . . 121 table 68. ufbga132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 123 table 69. wlcsp104, 0.400 mm pitch wafer level chip size package mechanical data . . . . . . . . . 126 table 70. thermal characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 table 71. stm32l151xe and stm32l152xe ordering information scheme . . . . . . . . . . . . . . . . . . 130 table 72. document revision history. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131
docid025433 rev 5 7/132 stm32l151xe and stm32l152xe list of figures 7 list of figures figure 1. ultra-low-power stm32l151xe and stm32l152xe block diagram . . . . . . . . . . . . . . . . 12 figure 2. clock tree . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 figure 3. stm32l15xze lqfp144 pinout. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 figure 4. stm32l15xqe ufbga132 ballout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 figure 5. stm32l15xve lqfp100 pinout. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 figure 6. stm32l15xre lqfp64 pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 figure 7. stm32l15xvey wlcsp104 ballout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 figure 8. memory map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 figure 9. pin loading conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 figure 10. pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 figure 11. power supply scheme. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 figure 12. optional lcd power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 figure 13. current consumption measurement scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 figure 14. high-speed external clock source ac timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 figure 15. low-speed external clock source ac timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77 figure 16. hse oscillator circuit diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 figure 17. typical application with a 32.768 khz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 figure 18. i/o ac characteristics definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 figure 19. recommended nrst pin protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 figure 20. i 2 c bus ac waveforms and measurement circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 figure 21. spi timing diagram - slave mode and cpha = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 figure 22. spi timing diagram - slave mode and cpha = 1 (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 figure 23. spi timing diagram - master mode (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98 figure 24. usb timings: definition of data signal rise and fall time . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 figure 25. i 2 s slave timing diagram (philips protocol) (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 figure 26. i 2 s master timing diagram (philips protocol) (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 figure 27. adc accuracy characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 figure 28. typical connection diagram using the adc . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 figure 29. maximum dynamic current consumption on v ref+ supply pin during adc conversion . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 106 figure 30. 12-bit buffered /non-buffered dac . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 figure 31. lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package outline . . . . . . . . . . . . . . . 114 figure 32. lqfp144 recommended footprint. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115 figure 33. lqfp144 package top view . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 figure 34. lqfp100, 14 x 14 mm, 100-pin low-profile quad flat package outline . . . . . . . . . . . . . . . 117 figure 35. lqfp100 recommended footprint. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118 figure 36. lqfp100 package top view . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 figure 37. lqfp64, 10 x 10 mm, 64-pin low-profile quad flat package outline . . . . . . . . . . . . . . . . . 120 figure 38. lqfp64 recommended footprint. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 1 figure 39. lqfp64 package top view . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 figure 40. ufbga132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 123 figure 41. ufbga132 recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 124 figure 42. ufbga132 package top view. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 24 figure 43. wlcsp104, 0.400 mm pitch wafer level chip size package outline . . . . . . . . . . . . . . . . . 125 figure 44. wlcsp104 package top view . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 7 figure 45. thermal resistance suffix 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 figure 46. thermal resistance suffix 7 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 129
introduction stm32l151xe and stm32l152xe 8/132 docid025433 rev 5 1 introduction this datasheet provides the ordering information and mechanical device characteristics of the stm32l151xe and stm32l152xe ultra-low-power arm ? cortex ? -m3 based microcontroller product line. stm32l151xe and stm32l152xe devices are microcontrollers with a flash memory density of 512 kbytes. the ultra-low-power stm32l151xe and stm32l152xe family includes devices in 5 different package types: from 64 pins to 144 pins. depending on the device chosen, different sets of peripherals are included; the description below gives an overview of the complete range of peripherals proposed in this family. these features make the ultra-low-power stm32l151xe and stm32l152xe microcontroller family suitable for a wide range of applications: ? medical and handheld equipment ? application control and user interface ? pc peripherals, gaming, gps and sport equipment ? alarm systems, wired and wireless sensors, video intercom ? utility metering this stm32l151xe and stm32l152xe datasheet should be read in conjunction with the stm32l1xxxx reference manual (rm0038). the application note ?getting started with stm32l1xxx hardware development? (an3216) gives a hardware implementation overview. both documents are available from the stmicroelectronics website www.st.com. for information on the arm ? cortex ? -m3 core please refer to the arm ? cortex ? -m3 technical reference manual, available from the www.arm.com website. figure 1 shows the general block diagram of the device family.
docid025433 rev 5 9/132 stm32l151xe and stm32l152xe description 55 2 description the ultra-low-power stm32l151xe and stm32l152xe devices incorporate the connectivity power of the universal serial bus (usb) with the high-performance arm ? cortex ? -m3 32-bit risc core operating at a frequency of 32 mhz (33.3 dmips), a memory protection unit (mpu), high-speed embedded memories (flash memory up to 512 kbytes and ram up to 80 kbytes), and an extensive range of enhanced i/os and peripherals connected to two apb buses. the stm32l151xe and stm32l152xe devices offer two operational amplifiers, one 12-bit adc, two dacs, two ultra-low-power comparators, one general-purpose 32-bit timer , six general-purpose 16-bit timers and two basic timers, which can be used as time bases. moreover, the stm32l151xe and stm32l152xe devices contain standard and advanced communication interfaces: up to two i2cs, three spis, two i2s, three usar ts, two uarts and an usb. the stm32l151xe and stm32l152xe devices offer up to 34 capacitive sensing channels to simply add touch sensing functionality to any application. they also include a real-time clock and a set of backup registers that remain powered in standby mode. finally, the integrated lcd controller (except stm32l151 line) has a built-in lcd voltage generator that allows you to drive up to 8 multiplexed lcds with contrast independent of the supply voltage. the ultra-low-power stm32l151xe and stm32l152xe devices operate from a 1.8 to 3.6 v power supply (down to 1.65 v at power down) with bor and from a 1.65 to 3.6 v power supply without bor option. they are available in the -40 to +85 c and -40 to +105 c temperature ranges. a comprehensive set of power-saving modes allows the design of low- power applications.
description stm32l151xe and stm32l152xe 10/132 docid025433 rev 5 2.1 device overview table 2. ultra-low-power stm32l151xe and stm32l152xe device features and peripheral counts peripheral stm32l15xre stm32l15xve stm32l15xqe stm32l15xze flash (kbytes) 512 data eeprom (kbytes) 16 ram (kbytes) 80 timers 32 bit 1 general-purpose 6 basic 2 communication interfaces spi/(i2s) 3 / (2) i 2 c 2 usart 5 usb 1 gpios 51 83 109 115 operational amplifiers 2 12-bit synchronized adc number of channels 1 21 1 25 1 40 1 40 12-bit dac number of channels 2 2 lcd (1) com x seg 1 4x32 or 8x28 1 4x44 or 8x40 comparators 2 capacitive sensing channels 23 33 34 max. cpu frequency 32 mhz operating voltage 1.8 v to 3.6 v (down to 1.65 v at power-down) with bor option 1.65 v to 3.6 v without bor option operating temperatures ambient operating temperature: -40 c to 85 c / -40 c to 105 c junction temperature: ?40 to + 110 c packages lqfp64 lqfp100, wlcsp104 ufbga132 lqfp144 1. stm32l152xx devices only.
docid025433 rev 5 11/132 stm32l151xe and stm32l152xe description 55 2.2 ultra-low-power device continuum the ultra-low-power family offers a large choice of cores and features. from proprietary 8- bit to up to cortex-m3, including the cortex-m0+, the stm32lx series are the best choice to answer your needs, in terms of ultra-low-power features. the stm32 ultra-low-power series are the best fit, for instance, for gas/water meter, keyboard/mouse or fitness and healthcare, wearable applications. several built-in features like lcd drivers, dual-bank memory, low-power run mode, op-amp, aes 128-bit, dac, usb crystal-less and many others will clearly allow you to build very cost-optimized applications by reducing bom. note: stmicroelectronics as a reliable and long-term manufacturer ensures as much as possible the pin-to-pin compatibility between any stm8lx and stm32lx devices and between any of the stm32lx and stm32fx series. thanks to this unprecedented scalability, your old applications can be upgraded to respond to the latest market features and efficiency demand. 2.2.1 performance all families incorporate highly energy-efficient cores with both harvard architecture and pipelined execution: advanced stm8 core for stm8l families and arm cortex-m3 core for stm32l family. in addition specific care for the design architecture has been taken to optimize the ma/dmips and ma/mhz ratios. this allows the ultra-low-power performance to range from 5 up to 33.3 dmips. 2.2.2 shared peripherals stm8l15xxx, stm32l15xxx and stm32l162xx share identical peripherals which ensure a very easy migration from one family to another: ? analog peripherals: adc, dac and comparators ? digital peripherals: rtc and some communication interfaces 2.2.3 common system strategy. to offer flexibility and optimize performance, the stm8l15xxx, stm32l15xxx and stm32l162xx family uses a common architecture: ? same power supply range from 1.65 v to 3.6 v ? architecture optimized to reach ultra-low consumption both in low-power modes and run mode ? fast startup strategy from low-power modes ? flexible system clock ? ultrasafe reset: same reset strategy including power-on reset, power-down reset, brownout reset and programmable voltage detector 2.2.4 features st ultra-low-power continuum also lies in feature compatibility: ? more than 15 packages with pin count from 20 to 144 pins and size down to 3 x 3 mm ? memory density ranging from 2 to 512 kbytes
functional overview stm32l151xe and stm32l152xe 12/132 docid025433 rev 5 3 functional overview figure 1. ultra-low-power stm32l151xe and stm32l152xe block diagram 06y9 32:(5 92/75(* elw$'& (;7,7 :.83 :lq:$7&+'2* -7$* 6: )pd[0+] -7', 1-7567 1567 86%)6ghylfh 65$0. [ [elw ,& 7,0(5 7,0(5 ;7$/26& 0+] ;7$/n+] ((3520elw %dfnxslqwhuidfh 7,0(5 57&9 $:8 5&+6, reo 86%65$0% 7udfh&rqwuroohu(70 86$57 86$57 63,,6 %dfnxs 5hj ,& 86$57 5&06, 6wdqge\ lqwhuidfh :'*. %25%jds 63, ,) # 9 '' $ 39' *3,23257& *3,23257' *3,23257( /&'[ elw'$& ) ,) , ,) elw'$& '$&b287dv$) '$&b287dv$) 038 *3&rps 383' 3'5 3'5 7,0(5 7,0(5 *hqhudosxusrvh wlphuv /&'%rrvwhu *3,23257+ 5&/6, 7,0(56 elwv [ [elw 63,,6 75$&(&.75$&('75$&('75$&('75$&(' 6\vwhp &dsvhqv 6xsso\ prqlwrulqj #9''$ #9''$ #9''$ #9''$ 6xsso\prqlwrulqj &dsvhqvlqj *3,23257% *3,23257$ $3%)pd[ 0+] $3%)pd[ 0+] 3// &orfn 0jpw 9,13 9,10 9287 9,13 9,10 9287 57&b287 $+%$3% $+%$3% -7&.6:&/. -7066:'$7 -7'2 dv$) .%352*5$0 .%'$7$ .%%227 '8$/%$1. #9'' 9 ''&25( 9uhi 0&38 *3'0$fkdqqhov *3'0$fkdqqhov $+%3&/. $3%3&/. +&/. )&/. #9'' 9 '' 9wr9 9vv 26&b,1 26&b287 7$03(5 fkdqqhov fkdqqhov fkdqqhov fkdqqhov 5;7;&76576 6pduw&dugdv$) 5;7;&76576 6pduw&dugdv$) 026,0,626&.166:6&. 0&.6'dv$) 026,0,626&.166:6&. 0&.6'dv$) 6&/6'$ $v$) 6&/6'$60%xv30%xv $v$) 86%b'3 86%b'0 3[ 6(*[ &20[ 23$03 23$03 &203[b,1[ 9''$ 966$ 3$>@ $) 3+>@ 3%>@ 3&>@ 3'>@ 3(>@ 7,0(5 7,0(5 7,0(5 fkdqqhov fkdqqho fkdqqho 026,0,62 6&.166dv$) 5;7;&76576 6pduw&dugdv$) $) 9 ''5()b$'& 9 665()b$'& sexv lexv 'exv %25 ,qw $+%)pd[ 0+] %xv0dwul[06 9 /&'  9wr9 9 /&'  #9'' 7hpsvhqvru 26&b,1 26&b287 19,& ((3520 ,qwhuidfh *3,23257) *3,23257* 3)>@ 3*>@ 86$57 5;7;dv$) 86$57 5;7;dv$)
docid025433 rev 5 13/132 stm32l151xe and stm32l152xe functional overview 55 3.1 low-power modes the ultra-low-power stm32l151xe and stm32l152xe supports dynamic voltage scaling to optimize its power consumption in run mode. the voltage from the internal low-drop regulator that supplies the logic can be adjusted according to the system?s maximum operating frequency and the external voltage supply. there are three power consumption ranges: ? range 1 (v dd range limited to 1.71 v - 3.6 v), with the cpu running at up to 32 mhz ? range 2 (full v dd range), with a maximum cpu frequency of 16 mhz ? range 3 (full v dd range), with a maximum cpu frequency limited to 4 mhz (generated only with the multispeed internal rc oscillator clock source) seven low-power modes are provided to achieve the best compromise between low-power consumption, short startup time and available wakeup sources: ? sleep mode in sleep mode, only the cpu is stopped. all peripherals continue to operate and can wake up the cpu when an interrupt/event occurs. sleep mode power consumption at 16 mhz is about 1 ma with all peripherals off. ? low-power run mode this mode is achieved with the multispeed internal (msi) rc oscillator set to the minimum clock (131 khz), execution from sram or flash memory, and internal regulator in low-power mode to minimize the regulator's operating current. in low- power run mode, the clock frequency and the number of enabled peripherals are both limited. ? low-power sleep mode this mode is achieved by entering sleep mode with the internal voltage regulator in low power mode to minimize the regulator?s operating current. in low power sleep mode, both the clock frequency and the number of enabled peripherals are limited; a typical example would be to have a timer running at 32 khz. when wakeup is triggered by an event or an interrupt, the system reverts to the run mode with the regulator on. ? stop mode with rtc stop mode achieves the lowest power consumption while retaining the ram and register contents and real time clock. all clocks in the v core domain are stopped, the pll, msi rc, hsi rc and hse crystal oscillators are disabled. the lse or lsi is still running. the voltage regulator is in the low-power mode. the device can be woken up from stop mode by any of the exti line, in 8 s. the exti line source can be one of the 16 external lines. it can be the pvd output, the comparator 1 event or comparator 2 event (if internal reference voltage is on), it can be the rtc alarm(s), the usb wakeup, the rtc tamper events, the rtc timestamp event or the rtc wakeup.
functional overview stm32l151xe and stm32l152xe 14/132 docid025433 rev 5 ? stop mode without rtc stop mode achieves the lowest power consumption while retaining the ram and register contents. all clocks are stopped, the pll, msi rc, hsi and lsi rc, lse and hse crystal oscillators are disabled. the voltage regulator is in the low-power mode. the device can be woken up from stop mode by any of the exti line, in 8 s. the exti line source can be one of the 16 external lines. it can be the pvd output, the comparator 1 event or comparator 2 event (if internal reference voltage is on). it can also be wakened by the usb wakeup. ? standby mode with rtc standby mode is used to achieve the lowest power consumption and real time clock. the internal voltage regulator is switched off so that the entire v core domain is powered off. the pll, msi rc, hsi rc and hse crystal oscillators are also switched off. the lse or lsi is still running. after entering standby mode, the ram and register contents are lost except for registers in the standby circuitry (wakeup logic, iwdg, rtc, lsi, lse crystal 32k osc, rcc_csr). the device exits standby mode in 60 s when an external reset (nrst pin), an iwdg reset, a rising edge on one of the three wkup pins, rtc alarm (alarm a or alarm b), rtc tamper event, rtc timestamp event or rtc wakeup event occurs. ? standby mode without rtc standby mode is used to achieve the lowest power consumption. the internal voltage regulator is switched off so that the entire v core domain is powered off. the pll, msi rc, hsi and lsi rc, hse and lse crystal oscillators are also switched off. after entering standby mode, the ram and register contents are lost except for registers in the standby circuitry (wakeup logic, iwdg, rtc, lsi, lse crystal 32k osc, rcc_csr). the device exits standby mode in 60 s when an external reset (nrst pin) or a rising edge on one of the three wkup pin occurs. note: the rtc, the iwdg, and the corresponding clock sources are not stopped automatically by entering stop or standby mode. table 3. functionalities depending on the operating power supply range functionalities depending on the operating power supply range operating power supply range dac and adc operation usb dynamic voltage scaling range i/o operation v dd = v dda = 1.65 to 1.71 v not functional not functional range 2 or range 3 degraded speed performance v dd =v dda = 1.71 to 1.8 v (1) not functional not functional range 1, range 2 or range 3 degraded speed performance v dd =v dda = 1.8 to 2.0 v (1) conversion time up to 500 ksps not functional range 1, range 2 or range 3 degraded speed performance
docid025433 rev 5 15/132 stm32l151xe and stm32l152xe functional overview 55 v dd =v dda = 2.0 to 2.4 v conversion time up to 500 ksps functional (2) range 1, range 2 or range 3 full speed operation v dd =v dda = 2.4 to 3.6 v conversion time up to 1 msps functional (2) range 1, range 2 or range 3 full speed operation 1. cpu frequency changes from initial to final must respect ?f cpu initial < 4*f cpu final? to limit v core drop due to current consumption peak when frequency increases. it must also respect 5 s delay between two changes. for example to switch from 4.2 mhz to 32 mhz, you can switch from 4.2 mhz to 16 mhz, wait 5 s, then switch from 16 mhz to 32 mhz. 2. should be usb compliant from i/o voltage standpoint, the minimum v dd is 3.0 v. table 3. functionalities depending on the operating power supply range (continued) functionalities depending on the operating power supply range operating power supply range dac and adc operation usb dynamic voltage scaling range i/o operation table 4. cpu frequency range depending on dynamic voltage scaling cpu frequency range dynamic voltage scaling range 16 mhz to 32 mhz (1ws) 32 khz to 16 mhz (0ws) range 1 8 mhz to 16 mhz (1ws) 32 khz to 8 mhz (0ws) range 2 2.1mhz to 4.2 mhz (1ws) 32 khz to 2.1 mhz (0ws) range 3
functional overview stm32l151xe and stm32l152xe 16/132 docid025433 rev 5 table 5. functionalities depending on the working mode (from run/active down to standby) ips run/active sleep low- power run low- power sleep stop standby wakeup capability wakeup capability cpu y -- y -- -- -- -- -- flash y y y y -- -- -- -- ram y y y y y -- -- -- backup registers y y y y y -- y -- eeprom y y y y y -- -- -- brown-out rest (bor) yyyyyyy-- dma y y y y -- -- -- -- programmable voltage detector (pvd) yyyyyyy-- power on reset (por) yyyyyyy-- power down rest (pdr) yyyyy--y-- high speed internal (hsi) y y -- -- -- -- -- -- high speed external (hse) y y -- -- -- -- -- -- low speed internal (lsi) yyyyy------ low speed external (lse) yyyyy------ multi-speed internal (msi) y y y y -- -- -- -- inter-connect controller y y y y -- -- -- -- rtc y y y y y y y -- rtc tamper y y y y y y y y auto wakeup (awu) yyyyyyyy lcd y y y y y -- -- -- usb y y -- -- -- y -- -- usart y y y y y (1) -- -- spi y y y y -- -- -- -- i2c y y y y -- (1) -- --
docid025433 rev 5 17/132 stm32l151xe and stm32l152xe functional overview 55 3.2 arm cortex-m3 core with mpu the arm cortex-m3 processor is the industry leading processor for embedded systems. it has been developed to provide a low-cost platform that meets the needs of mcu implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. the arm cortex-m3 32-bit risc processor features exceptional code-efficiency, delivering the high-performance expected from an arm core in the memory size usually associated with 8- and 16-bit devices. adc y y -- -- -- -- -- -- dac y y y y y -- -- -- tempsensor y y y y y -- -- -- op amp y y y y y -- -- -- comparators y y y y y y -- -- 16-bit and 32-bit timers y y y y -- -- -- -- iwdg y y y y y y y y wwdg y y y y -- -- -- -- touch sensing y y -- -- -- -- -- -- systic timer y y y y -- -- -- gpios y y y y y y -- 3 pins wakeup time to run mode 0 s 0.4 s3 s46 s < 8 s58 s consumption v dd =1.8 to 3.6 v (typ) down to 195 a/mhz (from flash) down to 38 a/mhz (from flash) down to 11 a down to 4.6 a 0.53 a (no rtc) v dd =1.8v 0.285 a (no rtc) v dd =1.8v 1.2 a (with rtc) v dd =1.8v 0.97 a (with rtc) v dd =1.8v 0.56 a (no rtc) v dd =3.0v 0.29 a (no rtc) v dd =3.0v 1.4 a (with rtc) v dd =3.0v 1.11 a (with rtc) v dd =3.0v 1. the startup on communication line wakes the cpu which was made possible by an exti, this induces a delay before entering run mode. table 5. functionalities depending on the working mode (from run/active down to standby) (continued) ips run/active sleep low- power run low- power sleep stop standby wakeup capability wakeup capability
functional overview stm32l151xe and stm32l152xe 18/132 docid025433 rev 5 the memory protection unit (mpu) improves system reliability by defining the memory attributes (such as read/write access permissions) for different memory regions. it provides up to eight different regions and an optional predefined background region. owing to its embedded arm core, the stm32l151xe and stm32l152xe is compatible with all arm tools and software. nested vectored interrupt controller (nvic) the ultra-low-power stm32l151xe and stm32l152xe embeds a nested vectored interrupt controller able to handle up to 56 maskable interrupt channels (not including the 16 interrupt lines of arm cortex-m3) and 16 priority levels. ? closely coupled nvic gives low-latency interrupt processing ? interrupt entry vector table address passed directly to the core ? closely coupled nvic core interface ? allows early processing of interrupts ? processing of late arriving , higher-priority interrupts ? support for tail-chaining ? processor state automatically saved ? interrupt entry restored on interrupt exit with no instruction overhead this hardware block provides flexible interrupt management features with minimal interrupt latency. 3.3 reset and supply management 3.3.1 power supply schemes ? v dd = 1.65 to 3.6 v: external power supply for i/os and the internal regulator. provided externally through v dd pins. ? v ssa , v dda = 1.65 to 3.6 v: external analog power supplies for adc, reset blocks, rcs and pll (minimum voltage to be applied to v dda is 1.8 v when the adc is used). v dda and v ssa must be connected to v dd and v ss , respectively. 3.3.2 power supply supervisor the device has an integrated zeropower power-on reset (por)/power-down reset (pdr) that can be coupled with a brownout reset (bor) circuitry. the device exists in two versions: ? the version with bor activated at power-on operates between 1.8 v and 3.6 v. ? the other version without bor operates between 1.65 v and 3.6 v. after the v dd threshold is reached (1.65 v or 1.8 v depending on the bor which is active or not at power-on), the option byte loading process starts, either to confirm or modify default thresholds, or to disable the bor permanently: in this case, the v dd min value becomes 1.65 v (whatever the version, bor active or not, at power-on). when bor is active at power-on, it ensures proper operation starting from 1.8 v whatever the power ramp-up phase before it reaches 1.8 v. when bor is not active at power-up, the
docid025433 rev 5 19/132 stm32l151xe and stm32l152xe functional overview 55 power ramp-up should guarantee that 1.65 v is reached on v dd at least 1 ms after it exits the por area. five bor thresholds are available through option bytes, starting from 1.8 v to 3 v. to reduce the power consumption in stop mode, it is possible to automatically switch off the internal reference voltage (v refint ) in stop mode. the device remains in reset mode when v dd is below a specified threshold, v por/pdr or v bor , without the need for any external reset circuit. note: the start-up time at power-on is typically 3.3 ms when bor is active at power-up, the start- up time at power-on can be decreased down to 1 ms typically for device s with bor inactive at power-up. the device features an embedded programmable voltage detector (pvd) that monitors the v dd /v dda power supply and compares it to the v pvd threshold. this pvd offers 7 different levels between 1.85 v and 3.05 v, chosen by software, with a step around 200 mv. an interrupt can be generated when v dd /v dda drops below the v pvd threshold and/or when v dd /v dda is higher than the v pvd threshold. the interrupt service routine can then generate a warning message and/or put the mcu into a safe state. the pvd is enabled by software. 3.3.3 voltage regulator the regulator has three operation modes: main (mr), low-power (lpr) and power down. ? mr is used in run mode (nominal regulation) ? lpr is used in the low-power run, low-power sleep and stop modes ? power down is used in standby mode. the regulator output is high impedance, the kernel circuitry is powered down, inducing zero consumption but the contents of the registers and ram are lost except for the standby circuitry (wakeup logic, iwdg, rtc, lsi, lse crystal 32k osc, rcc_csr). 3.3.4 boot modes at startup, boot pins are used to select one of three boot options: ? boot from flash memory ? boot from system memory ? boot from embedded ram the boot from flash usually boots at the beginning of the flash (bank 1). an additional boot mechanism is available through user option byte, to allow booting from bank 2 when bank 2 contains valid code. this dual boot capability can be used to easily implement a secure field software update mechanism. the boot loader is located in system memory. it is used to reprogram the flash memory by using usart1, usart2 or usb. see application note ?stm32 microcontroller system memory boot mode? (an2606) for details.
functional overview stm32l151xe and stm32l152xe 20/132 docid025433 rev 5 3.4 clock management the clock controller distributes the clocks coming from different oscillators to the core and the peripherals. it also manages clock gating for low-power modes and ensures clock robustness. it features: ? clock prescaler : to get the best trade-off between speed and current consumption, the clock frequency to the cpu and peripherals can be adjusted by a programmable prescaler. ? safe clock switching : clock sources can be changed safely on the fly in run mode through a configuration register. ? clock management : to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. ? system clock source : three different clock sources can be used to drive the master clock sysclk: ? 1-24 mhz high-speed external crystal (hse), that can supply a pll ? 16 mhz high-speed internal rc oscillator (hsi), trimmable by software, that can supply a pll ? multispeed internal rc oscillator (msi), trimmable by software, able to generate 7 frequencies (65 khz, 131 khz, 262 khz, 524 khz, 1.05 mhz, 2.1 mhz, 4.2 mhz). when a 32.768 khz clock source is available in the system (lse), the msi frequency can be trimmed by software down to a 0.5% accuracy. ? auxiliary clock source : two ultra-low-power clock sources that can be used to drive the lcd controller and the real-time clock: ? 32.768 khz low-speed external crystal (lse) ? 37 khz low-speed internal rc (lsi), also used to drive the independent watchdog. the lsi clock can be measured using the high-speed internal rc oscillator for greater precision. ? rtc and lcd clock sources: the lsi, lse or hse sources can be chosen to clock the rtc and the lcd, whatever the system clock. ? usb clock source: the embedded pll has a dedicated 48 mhz clock output to supply the usb interface. ? startup clock : after reset, the microcontroller restarts by default with an internal 2 mhz clock (msi). the prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. ? clock security system (css): this feature can be enabled by software. if a hse clock failure occurs, the master clock is automatically switched to hsi and a software interrupt is generated if enabled. ? clock-out capability (mco: microcontroller clock output): it outputs one of the internal clocks for external use by the application. several prescalers allow the configuration of the ahb frequency, each apb (apb1 and apb2) domains. the maximum frequency of the ahb and the apb domains is 32 mhz. see figure 2 for details on the clock tree.
docid025433 rev 5 21/132 stm32l151xe and stm32l152xe functional overview 55 figure 2. clock tree 1. for the usb function to be available, both hse and pll must be enabled, with the cpu running at either 24 mhz or 32 mhz. -36 ,3)2# ,3%/3# (3)2# (3% /3# 6 6 $$#/2% 6 levelshifters levelshifters 24# 0,, 8     6 levelshifters ,3%tempo -(zclock detector 6 ,3 7atchdog ck?pllin source control #lock 7atchdog enable 24#enable ck?hsi ck?hse (3%presentornot ,3)tempo ck?pll !(" prescaler    !0"      !0"      ck?usb6co6comustbeat-(z  #+?4)-393 #+?#05 #+?&#,+ #+?072 #+?53" #+?4)-4'/ #+?!0" #+?!0" usbenandnotdeepsleep timerenandnotdeepsleep apbperiphenandnotdeepsleep apbperiphenandnotdeepsleep notsleepor deepsleep notsleepor deepsleep notdeepsleep notdeepsleep 3tandbysuppliedvoltagedomain 3ystem clock -#/ if!0"presc x else x     ck?lse #+?,#$    -(z 6 $$#/2% 6 $$#/2% 6 $$#/2%      ,#$enable -3)2# 6 6 $$#/2% levelshifters ck?msi ck?lsi #+?!$# !$#enable ,3 ,3 ,3 ,3 ,3 ,3     prescaler prescaler
functional overview stm32l151xe and stm32l152xe 22/132 docid025433 rev 5 3.5 low-power real-time clock and backup registers the real-time clock (rtc) is an independent bcd timer/counter. dedicated registers contain the sub-second, second, minute, hour (12/24 hour), week day, date, month, year, in bcd (binary-coded decimal) format. correction for 28, 29 (leap year), 30, and 31 day of the month are made automatically. the rtc provides two programmable alarms and programmable periodic interrupts with wakeup from stop and standby modes. the programmable wakeup time ranges from 120 s to 36 hours. the rtc can be calibrated with an external 512 hz output, and a digital compensation circuit helps reduce drift due to crystal deviation. the rtc can also be automatically corrected with a 50/60hz stable powerline. the rtc calendar can be updated on the fly down to sub second precision, which enables network system synchronization. a time stamp can record an external event occurrence, and generates an interrupt. there are thirty-two 32-bit backup registers provided to store 128 bytes of user application data. they are cleared in case of tamper detection. three pins can be used to detect tamper events. a change on one of these pins can reset backup register and generate an interrupt. to prevent false tamper event, like esd event, these three tamper inputs can be digitally filtered. 3.6 gpios (general-purpose inputs/outputs) each of the gpio pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. most of the gpio pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated afio registers. all gpios are high current capable. the alternate function configuration of i/os can be locked if needed following a specific sequence in order to avoid spurious writing to the i/o registers. the i/o controller is connected to the ahb with a toggling speed of up to 16 mhz. external interrupt/event controller (exti) the external interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests. each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. a pending register maintains the status of the interrupt requests. the exti can detect an external line with a pulse width shorter than the internal apb2 clock period. up to 115 gpios can be connected to the 16 external interrupt lines. the 8 other lines are connected to rtc, pvd, usb, comparator events or capacitive sensing acquisition.
docid025433 rev 5 23/132 stm32l151xe and stm32l152xe functional overview 55 3.7 memories the stm32l151xe and stm32l152xe devices have the following features: ? 80 kbytes of embedded ram accessed (read/write) at cpu clock speed with 0 wait states. with the enhanced bus matrix, operating the ram does not lead to any performance penalty during accesses to the system bus (ahb and apb buses). ? the non-volatile memory is divided into three arrays: ? 512 kbytes of embedded flash program memory ? 16 kbytes of data eeprom ? options bytes flash program and data eeprom are divided into two banks, this enables writing in one bank while running code or reading data in the other bank. the options bytes are used to write-protect or read-out protect the memory (with 4 kb granularity) and/or readout-protect the whole memory with the following options: ? level 0: no readout protection ? level 1: memory readout protection, the flash memory cannot be read from or written to if either debug features are connected or boot in ram is selected ? level 2: chip readout protection, debug features (arm cortex-m3 jtag and serial wire) and boot in ram selection disabled (jtag fuse) the whole non-volatile memory embeds the error correction code (ecc) feature. 3.8 dma (direct memory access) the flexible 12-channel, general-purpose dma is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. the dma controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. each channel is connected to dedicated hardware dma requests, with software trigger support for each channel. configuration is done by software and transfer sizes between source and destination are independent. the dma can be used with the main peripherals: spi, i 2 c, usart, general-purpose timers, dac and adc.
functional overview stm32l151xe and stm32l152xe 24/132 docid025433 rev 5 3.9 lcd (liquid crystal display) the lcd drives up to 8 common terminals and 44 segment terminals to drive up to 320 pixels. ? internal step-up converter to guarantee functionality and contrast control irrespective of v dd . this converter can be deactivated, in which case the v lcd pin is used to provide the voltage to the lcd ? supports static, 1/2, 1/3, 1/4 and 1/8 duty ? supports static, 1/2, 1/3 and 1/4 bias ? phase inversion to reduce power consumption and emi ? up to 8 pixels can be programmed to blink ? unneeded segments and common pins can be used as general i/o pins ? lcd ram can be updated at any time owing to a double-buffer ? the lcd controller can operate in stop mode 3.10 adc (analog-to-digital converter) a 12-bit analog-to-digital converters is embedded into stm32l151xe and stm32l152xe devices with up to 40 external channels, performing conversions in single-shot or scan mode. in scan mode, automatic conversion is performed on a selected group of analog inputs with up to 28 external channels in a group. the adc can be served by the dma controller. an analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all scanned channels. an interrupt is generated when the converted voltage is outside the programmed thresholds. the events generated by the general-purpose timers (timx) can be internally connected to the adc start triggers, to allow the application to synchronize a/d conversions and timers. an injection mode allows high priority conversions to be done by interrupting a scan mode which runs in as a background task. the adc includes a specific low-power mode. the converter is able to operate at maximum speed even if the cpu is operating at a very low frequency and has an auto-shutdown function. the adc?s runtime and analog front-end current consumption are thus minimized whatever the mcu operating mode. 3.10.1 temperature sensor the temperature sensor (ts) generates a voltage v sense that varies linearly with temperature. the temperature sensor is internally connected to the adc_in16 input channel which is used to convert the sensor output voltage into a digital value. the sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. as the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. to improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by st. the temperature sensor factory calibration data are
docid025433 rev 5 25/132 stm32l151xe and stm32l152xe functional overview 55 stored by st in the system memory area, accessible in read-only mode. see table 60: temperature sensor calibration values . 3.10.2 internal voltage reference (v refint ) the internal voltage reference (v refint ) provides a stable (bandgap) voltage output for the adc and comparators. v refint is internally connected to the adc_in17 input channel. it enables accurate monitoring of the v dd value (when no external voltage, vref+, is available for adc). the precise voltage of v refint is individually measured for each part by st during production test and stored in the system memory area. it is accessible in read- only mode. see table 15: embedded internal reference voltage calibration values . 3.11 dac (digital-to-analog converter) the two 12-bit buffered dac channels can be used to convert two digital signals into two analog voltage signal outputs. the chosen design structure is composed of integrated resistor strings and an amplifier in non-inverting configuration. this dual digital interface supports the following features: ? two dac converters: one for each output channel ? 8-bit or 12-bit monotonic output ? left or right data alignment in 12-bit mode ? synchronized update capability ? noise-wave generation ? triangular-wave generation ? dual dac channels, independent or simultaneous conversions ? dma capability for each channel (including the underrun interrupt) ? external triggers for conversion ? input reference voltage v ref+ eight dac trigger inputs are used in the stm32l151xe and stm32l152xe. the dac channels are triggered through the timer update outputs that are also connected to different dma channels. 3.12 operational amplifier the stm32l151xe and stm32l152xe embeds two operational amplifiers with external or internal follower routing capability (or even amplifier and filter capability with external components). when one operational amplifier is selected, one external adc channel is used to enable output measurement. the operational amplifiers feature: ? low input bias current ? low offset voltage ? low-power mode ? rail-to-rail input
functional overview stm32l151xe and stm32l152xe 26/132 docid025433 rev 5 3.13 ultra-low-power comparators and reference voltage the stm32l151xe and stm32l152xe embeds two comparators sharing the same current bias and reference voltage. the reference voltage can be internal or external (coming from an i/o). ? one comparator with fixed threshold ? one comparator with rail-to-rail inputs, fast or slow mode. the threshold can be one of the following: ? dac output ? external i/o ? internal reference voltage (v refint ) or a sub-multiple (1/4, 1/2, 3/4) both comparators can wake up from stop mode, and be combined into a window comparator. the internal reference voltage is available externally via a low-power / low-current output buffer (driving current capability of 1 a typical). 3.14 system configuration controller and routing interface the system configuration controller provides the capability to remap some alternate functions on different i/o ports. the highly flexible routing interface allows the application firmware to control the routing of different i/os to the tim2, tim3 and tim4 timer input captures. it also controls the routing of internal analog signals to adc1, comp1 and comp2 and the internal reference voltage v refint . 3.15 touch sensing the stm32l151xe and stm32l152xe devices provide a simple solution for adding capacitive sensing functionality to any application. these devices offer up to 34 capacitive sensing channels distributed over 11 analog i/o groups. both software and timer capacitive sensing acquisition modes are supported. capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic...). the capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. it consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. the capacitive sensing acquisition only requires few external components to operate. this acquisition is managed directly by the gpios, timers and analog i/o groups (see section 3.14: system configuration controller and routing interface ). reliable touch sensing functionality can be quickly and easily implemented using the free stm32l1xx stmtouch touch sensing firmware library.
docid025433 rev 5 27/132 stm32l151xe and stm32l152xe functional overview 55 3.16 timers and watchdogs the ultra-low-power stm32l151xe and stm32l152xe devices include seven general- purpose timers, two basic timers, and two watchdog timers. table 6 compares the features of the general-purpose and basic timers. 3.16.1 general-purpose timers (tim2, tim3, tim4, tim5, tim9, tim10 and tim11) there are seven synchronizable general-purpose timers embedded in the stm32l151xe and stm32l152xe devices (see table 6 for differences). tim2, tim3, tim4, tim5 tim2, tim3, tim4 are based on 16-bit auto-reload up/down counter. tim5 is based on a 32- bit auto-reload up/down counter. they include a 16-bit prescaler. they feature four independent channels each for input capture/output compare, pwm or one-pulse mode output. this gives up to 16 input captures/output compares/pwms on the largest packages. tim2, tim3, tim4, tim5 general-purpose timers can work together or with the tim10, tim11 and tim9 general-purpose timers via the timer link feature for synchronization or event chaining. their counter can be frozen in debug mode. any of the general-purpose timers can be used to generate pwm outputs. tim2, tim3, tim4, tim5 all have independent dma request generation. these timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. tim10, tim11 and tim9 tim10 and tim11 are based on a 16-bit auto-reload upcounter. tim9 is based on a 16-bit auto-reload up/down counter. they include a 16-bit prescaler. tim10 and tim11 feature one independent channel, whereas tim9 has two independent channels for input capture/output compare, pwm or one-pulse mode output. they can be synchronized with the tim2, tim3, tim4, tim5 full-featured general-purpose timers. table 6. timer feature comparison timer counter resolution counter type prescaler factor dma request generation capture/compare channels complementary outputs tim2, tim3, tim4 16-bit up, down, up/down any integer between 1 and 65536 yes 4 no tim5 32-bit up, down, up/down any integer between 1 and 65536 yes 4 no tim9 16-bit up, down, up/down any integer between 1 and 65536 no 2 no tim10, tim11 16-bit up any integer between 1 and 65536 no 1 no tim6, tim7 16-bit up any integer between 1 and 65536 yes 0 no
functional overview stm32l151xe and stm32l152xe 28/132 docid025433 rev 5 they can also be used as simple time bases and be clocked by the lse clock source (32.768 khz) to provide time bases independent from the main cpu clock. 3.16.2 basic timers (tim6 and tim7) these timers are mainly used for dac trigger generation. they can also be used as generic 16-bit time bases. 3.16.3 systick timer this timer is dedicated to the os, but could also be used as a standard downcounter. it is based on a 24-bit downcounter with autoreload capability and a programmable clock source. it features a maskable system interrupt generation when the counter reaches 0. 3.16.4 independent watchdog (iwdg) the independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. it is clocked from an independent 37 khz internal rc and, as it operates independently of the main clock, it can operate in stop and standby modes. it can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. it is hardware- or software-configurable through the option bytes. the counter can be frozen in debug mode. 3.16.5 window watchdog (wwdg) the window watchdog is based on a 7-bit downcounter that can be set as free-running. it can be used as a watchdog to reset the device when a problem occurs. it is clocked from the main clock. it has an early warning interrupt capability and the counter can be frozen in debug mode. 3.17 communication interfaces 3.17.1 i2c bus up to two i2c bus interfaces can operate in multimaster and slave modes. they can support standard and fast modes. they support dual slave addressing (7-bit only) and both 7- and 10-bit addressing in master mode. a hardware crc generation/verification is embedded. they can be served by dma and they support sm bus 2.0/pm bus. 3.17.2 universal synchronous/asynchronous receiver transmitter (usart) the three usart and two uart interfaces are able to communicate at speeds of up to 4 mbit/s. they support irda sir endec and have lin master/slave capability. the three usarts provide hardware management of the cts and rts signals and are iso 7816 compliant. all usart/uart interfaces can be served by the dma controller.
docid025433 rev 5 29/132 stm32l151xe and stm32l152xe functional overview 55 3.17.3 serial peripheral interface (spi) up to three spis are able to communicate at up to 16 mbits/s in slave and master modes in full-duplex and half-duplex communication modes. the 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. the hardware crc generation/verification supports basic sd card/mmc modes. the spis can be served by the dma controller. 3.17.4 inter-integrated sound (i 2 s) two standard i2s interfaces (multiplexed with spi2 and spi3) are available. they can operate in master or slave mode, and can be configured to operate with a 16-/32-bit resolution as input or output channels. audio sampling frequencies from 8 khz up to 192 khz are supported. when either or both of the i2s interfaces is/are configured in master mode, the master clock can be output to the external dac/codec at 256 times the sampling frequency. the i2ss can be served by the dma controller. 3.17.5 universal serial bus (usb) the stm32l151xe and stm32l152xe embeds a usb device peripheral compatible with the usb full-speed 12 mbit/s. the usb interface implements a full-speed (12 mbit/s) function interface. it has software-configurable endpoint setting and supports suspend/resume. the dedicated 48 mhz clock is generated from the internal main pll (the clock source must use a hse crystal oscillator). 3.18 crc (cyclic redundancy check) calculation unit the crc (cyclic redundancy check) calculation unit is used to get a crc code from a 32-bit data word and a fixed generator polynomial. among other applications, crc-based techniques are used to verify data transmission or storage integrity. in the scope of the en/iec 60335-1 standard, they offer a means of verifying the flash memory integrity. the crc calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link- time and stored at a given memory location. 3.19 development support 3.19.1 serial wire jtag debug port (swj-dp) the arm swj-dp interface is embedded, and is a combined jtag and serial wire debug port that enables either a serial wire debug or a jtag probe to be connected to the target. the jtag jtms and jtck pins are shared with swdat and swclk, respectively, and a specific sequence on the jtms pin is used to switch between jtag-dp and sw-dp. the jtag port can be permanently disabled with a jtag fuse.
functional overview stm32l151xe and stm32l152xe 30/132 docid025433 rev 5 3.19.2 embedded trace macrocell? the arm ? embedded trace macrocell provides a greater visibility of the instruction and data flow inside the cpu core by streaming compressed data at a very high rate from the stm32l151xe and stm32l152xe through a small number of etm pins to an external hardware trace port analyzer (tpa) device. the tpa is connected to a host computer using usb, ethernet, or any other high-speed channel. real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. tpa hardware is commercially available from common development tool vendors. it operates with third party debugger software tools.
docid025433 rev 5 31/132 stm32l151xe and stm32l152xe pin descriptions 55 4 pin descriptions figure 3. stm32l15xze lqfp144 pinout 1. this figure shows the package top view. -36 6 $$? 6 33? 0% 0% 0" 0" "//4 0" 0" 0" 0" 0" 0' 6 $$? 6 33? 0' 0' 0' 0' 0' 0' 0$ 0$ 6 $$? 6 33? 0$ 0$ 0$ 0$ 0$ 0$ 0# 0# 0# 0!   0!   0% 6 $$? 0% 6 33? 0% 0% 0!   0% 7+50 0!   0!   0# 7+50 0!   0# /3#?). 0!  0# /3#?/54 0!  0& 0# 0& 0# 0& 0# 0& 0# 0& 6 $$? 0& 6 33? 6 33? 0' 6 $$? 0' 0& 0' 0& 0' 0& 0' 0& 0' 0& 0' /3#?). 0$ /3#?/54 0$ .234 6 $$? 0# 6 33? 0# 0$ 0# 0$ 0# 0$ 6 33! 0$ 6 2%& 0$ 6 2%& 0$ 6 $$! 0" 0!  7 + 5 0  0" 0!  0" 0!  0" 0!  6 33? 6 $$? 0!  0!  0!  0!  0# 0# 0" 0" 0" 0& 0& 633? 6 $$? 0& 0& 0& 0' 0' 0% 0% 0% 6 33? 6 $$? 0% 0% 0% 0% 0% 0% 0" 0" 6 33? 6 $$?                                                                                                     ,1&0                                             6 ,#$ 0(
pin descriptions stm32l151xe and stm32l152xe 32/132 docid025433 rev 5 figure 4. stm32l15xqe ufbga132 ballout 1. this figure shows the package top view. d^???s      & ' , w? w?r k^?? zkhd wer k^?? z/e we w w w? w? wr t<hw? s> s^^z? sz? ez^d w? w? w s^^z w&e w& sz kkd w s^^z? w w w? w? w we we w'e w'? w'? w&   ? e ? ?  w?r t<hw? w, k^z/e w, k^z khd sz? sz? w&? w& s^^z? : s^^ w w? we w w&? w&? w? w? w? s^^z sz w? w w' w' w' we w? w w? w? w w? w w,? sz? we w? w w sz w? s^^z w? w s^^z? w w'? w'? w'? w'? w? w? w'e w&e w&? w? w w sz&= w? wr t<hw w? w? w? w w? w& w? w&? w? e we s w kwdw zs/ed kwdw? zs/ed w w w w? w w? w? w we w w? w? w? w? w w? we w? < > d w&? w&? w& w&? ?   ? ?
docid025433 rev 5 33/132 stm32l151xe and stm32l152xe pin descriptions 55 figure 5. stm32l15xve lqfp100 pinout 1. this figure shows the package top view                                                                            6$$? 633? 0( 0!   0!   0!   0!   0# 0# 0# 0# 0$ 0$ 0$ 0$ 0$ 0$ 0$ 0$ 0" 0" 0" 0" 0!  633? 6$$? 0!  0!  0!  0!  0# 0# 0" 0" 0" 0% 0% 0% 0% 0% 0% 0% 0% 0% 0" 0" 633? 6$$? 6$$? 633? 0% 0% 0" 0" "//4 0" 0" 0" 0" 0" 0$ 0$ 0$ 0$ 0$ 0$ 0$ 0$ 0# 0# 0# 0! 0!                          0% 0% 0% 0% 0% 7+50 6 ,#$ 0# 7+50 0# /3#?). 0# /3#?/54 633? 6$$? 0( /3#?). 0( /3#?/54 .234 0# 0# 0# 0# 633! 62%& 62%& 6$$! 0!  7 + 5 0  0!  0!  aic ,1&0 0!  0! 
pin descriptions stm32l151xe and stm32l152xe 34/132 docid025433 rev 5 figure 6. stm32l15xre lqfp64 pinout 1. this figure shows the package top view.                                                                  6 ,#$ 0# 7+50 0# /3#?). 0# /3#?/54 0( /3#?). 0( /3#?/54 .234 0# 0# 0# 0# 633! 6$$! 0!  7 + 5 0  0!  0!  6$$? 633? 0" 0" "//4 0" 0" 0" 0" 0" 0$ 0# 0# 0# 0!   0!   6$$? 633?  0!   0!   0!   0!   0!  0!  0# 0# 0# 0# 0" 0" 0" 0" 0!  633? 6$$? 0!  0!  0!  0!  0# 0# 0" 0" 0" 0" 0" 633? 6$$? ,1&0 aic
docid025433 rev 5 35/132 stm32l151xe and stm32l152xe pin descriptions 55 figure 7. stm32l15xvey wlcsp104 ballout 1. this figure shows the package bottom view. d^??es      & ' , we w? w? w? w? w? w? w w we w w? we w? w w? w kkd w w sz? w? s w w? s> s^^z? sz&= w? we w, k^/e sz&r ez^d w? w t<hw? w we k^??/e s^^z? w?  ?e ? ? w? w? w w w? : < > d w? sz w w? w? w? we w? w w? w w? w w w w? we w we w? w? s^^ze sze w? w? w? t<hw? w? k^??khd w? w s^^ w t<hw w sze sz? ? sz? w, k^khd s^^z? w w,? w? w  sz? w? w we w we s^^z w w w? s^^z? w? w w? w? ? w? w? s^^z w
pin descriptions stm32l151xe and stm32l152xe 36/132 docid025433 rev 5 table 7. legend/abbreviations used in the pinout table name abbreviation definition pin name unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name pin type s supply pin i input only pin i/o input / output pin i/o structure ft 5 v tolerant i/o tc standard 3.3 v i/o b dedicated boot0 pin rst bidirectional reset pin with embedded weak pull-up resistor notes unless otherwise specified by a note, all i/os are set as floating inputs during and after reset pin functions alternate functions functions selected through gpiox_afr registers additional functions functions directly selected/enabled through peripheral registers table 8. stm32l151xe and stm32l152xe pin definitions pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions 1 b2 1 - d6 pe2 i/o ft pe2 tim3_etr/lcd_seg38/ traceclk 2 a1 2 - d7 pe3 i/o ft pe3 tim3_ch1/lcd_seg39/ traced0 3 b1 3 - c8 pe4 i/o ft pe4 tim3_ch2/traced1 4 c2 4 - b9 pe5 i/o ft pe5 tim9_ch1/traced2 5d25 -e6 pe6- wkup3 i/o ft pe6 tim9_ch2/traced3 wkup3/ rtc_tamp3 6e261e7 v lcd (3) s- v lcd - 7 c1 7 2 c9 pc13-wkup2 i/o ft pc13 - wkup2/rtc_ta mp1/rtc_ts/ rtc_out
docid025433 rev 5 37/132 stm32l151xe and stm32l152xe pin descriptions 55 8d183d8 pc14- osc32_in (4) i/o tc pc14 - osc32_in 9e194d9 pc15- osc32_out i/o tc pc15 - osc32_out 10 d6 - - - pf0 i/o ft pf0 - - 11 d5 - - - pf1 i/o ft pf1 - - 12 d4 - - - pf2 i/o ft pf2 - - 13 e4 - - - pf3 i/o ft pf3 - - 14 f3 - - - pf4 i/o ft pf4 - - 15 f4 - - - pf5 i/o ft pf5 - - 16 f2 10 - e8 v ss_5 sv ss_5 -- 17 g2 11 - e9 v dd_5 sv dd_5 -- 18 g3 - - - pf6 i/o ft pf6 tim5_ch1/tim5_etr adc_in27 19 g4 - - - pf7 i/o ft pf7 tim5_ch2 adc_in28/ comp1_inp 20 h4 - - - pf8 i/o ft pf8 tim5_ch3 adc_in29/ comp1_inp 21 j6 - - - pf9 i/o ft pf9 tim5_ch4 adc_in30/ comp1_inp 22 - - - - pf10 i/o ft pf10 - adc_in31/ comp1_inp 23 f1 12 5 f8 ph0-osc_in (5) i/o tc ph0 - osc_in 24 g1 13 6 f9 ph1- osc_out (5) i/o tc ph1 - osc_out 25 h2 14 7 f7 nrst i/o rst nrst 26 h1 15 8 f6 pc0 i/o ft pc0 lcd_seg18 adc_in10/ comp1_inp 27 j2 16 9 h9 pc1 i/o ft pc1 lcd_seg19 adc_in11/ comp1_inp 28 - 17 10 g9 pc2 i/o ft pc2 lcd_seg20 adc_in12/ comp1_inp table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
pin descriptions stm32l151xe and stm32l152xe 38/132 docid025433 rev 5 - j3 - - - pc2 i/o ft pc2 lcd_seg20 adc_in12/ comp1_inp - k1 - - - nc i nc - - 29 k2 18 11 g8 pc3 i/o tc pc3 lcd_seg21 adc_in13/ comp1_inp 30 j1 19 12 j9 v ssa s- v ssa -- 31 - 20 - h8 v ref- s- v ref- -- 32 l1 21 - g7 v ref+ s- v ref+ -- 33 m1 22 13 g6 v dda s- v dda -- 34 l2 23 14 k9 pa0-wkup1 i/o ft pa0 tim2_ch1_etr/ tim5_ch1/ usart2_cts wkup1/rtc_ta mp2/adc_in0/ comp1_inp 35 m2 24 15 l9 pa1 i/o ft pa1 tim2_ch2/tim5_ch2/ usart2_rts/ lcd_seg0 adc_in1/ comp1_inp/ opamp1_vinp 36 - 25 16 j8 pa2 i/o ft pa2 tim2_ch3/tim5_ch3/ tim9_ch1/ usart2_tx/lcd_seg1 adc_in2/ comp1_inp/ opamp1_vinm - k3 - - - pa2 i/o ft pa2 tim2_ch3/tim5_ch3/ tim9_ch1/ usart2_tx/lcd_seg1 adc_in2/ comp1_inp - m3 - - opamp1_vinm i tc opamp1_ vinm -- 37 l3 26 17 h7 pa3 i/o tc pa3 tim2_ch4/tim5_ch4/ tim9_ch2/ usart2_rx/lcd_seg2 adc_in3/ comp1_inp/ opamp1_vout 38 - 27 18 k8 v ss_4 s- v ss_4 -- 39 - 28 19 l8, m9 v dd_4 s- v dd_4 -- 40 j4 29 20 j7 pa4 i/o tc pa4 spi1_nss/spi3_nss/ i2s3_ws/ usart2_ck adc_in4/ dac_out1/ comp1_inp table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
docid025433 rev 5 39/132 stm32l151xe and stm32l152xe pin descriptions 55 41 k4 30 21 m8 pa5 i/o tc pa5 tim2_ch1_etr/ spi1_sck adc_in5/ dac_out2/ comp1_inp 42 l4 31 22 h6 pa6 i/o ft pa6 tim3_ch1/tim10_ch1/s pi1_miso/ lcd_seg3 adc_in6/ comp1_inp/ opamp2_vinp 43 - 32 23 k7 pa7 i/o ft pa7 tim3_ch2/tim11_ch1/ spi1_mosi/ lcd_seg4 adc_in7/ comp1_inp/ opamp2_vinm - j5 - - - pa7 i/o ft pa7 tim3_ch2/tim11_ch1/ spi1_mosi/ lcd_seg4 adc_in7/ comp1_inp - m4 - - - opamp2_vinm i tc opamp2_ vinm -- 44 k5 33 24 l7 pc4 i/o ft pc4 lcd_seg22 adc_in14/ comp1_inp 45 l5 34 25 m7 pc5 i/o ft pc5 lcd_seg23 adc_in15/ comp1_inp 46 m5 35 26 j6 pb0 i/o tc pb0 tim3_ch3/lcd_seg5 adc_in8/ comp1_inp/ opamp2_vout/ vref_out 47 m6 36 27 k6 pb1 i/o ft pb1 tim3_ch4/lcd_seg6 adc_in9/ comp1_inp/ vref_out - - 37 28 m6 pb2 i/o ft pb2/ boot1 boot1 comp1_inp 48 l6 - - - pb2 i/o ft pb2/ boot1 boot1 adc_in0b/ comp1_inp 49 k6 - - - pf11 i/o ft pf11 - adc_in1b/ comp1_inp 50 j7 - - - pf12 i/o ft pf12 - adc_in2b/ comp1_inp 51 e3 - - - v ss_6 sv ss_6 -- 52 h3 - - - v dd_6 sv dd_6 -- table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
pin descriptions stm32l151xe and stm32l152xe 40/132 docid025433 rev 5 53 k7 - - - pf13 i/o ft pf13 - adc_in3b/ comp1_inp 54 j8 - - - pf14 i/o ft pf14 - adc_in6b/ comp1_inp 55 j9 - - - pf15 i/o ft pf15 - adc_in7b/ comp1_inp 56 h9 - - - pg0 i/o ft pg0 - adc_in8b/ comp1_inp 57 g9 - - - pg1 i/o ft pg1 - adc_in9b/ comp1_inp 58 m7 38 - l6 pe7 i/o tc pe7 - adc_in22/ comp1_inp 59 l7 39 - m5 pe8 i/o tc pe8 - adc_in23/ comp1_inp 60 m8 40 - m4 pe9 i/o tc pe9 tim2_ch1_etr adc_in24/ comp1_inp 61 - - - - v ss_7 s- v ss_7 -- 62 - - - - v dd_7 s- v dd_7 -- 63 l8 41 - j5 pe10 i/o tc pe10 tim2_ch2 adc_in25/ comp1_inp 64 m9 42 - l5 pe11 i/o ft pe11 tim2_ch3 65 l9 43 - m3 pe12 i/o ft pe12 tim2_ch4/spi1_nss 66 m10 44 - k5 pe13 i/o ft pe13 spi1_sck 67 m11 45 - l4 pe14 i/o ft pe14 spi1_miso 68 m12 46 - k4 pe15 i/o ft pe15 spi1_mosi 69 l10 47 29 m2 pb10 i/o ft pb10 tim2_ch3/i2c2_scl/ usart3_tx/ lcd_seg10 - 70 l11 48 30 l3 pb11 i/o ft pb11 tim2_ch4/i2c2_sda/ usart3_rx/ lcd_seg11 - 71 f12 49 31 l2, m1 v ss_1 s- v ss_1 -- table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
docid025433 rev 5 41/132 stm32l151xe and stm32l152xe pin descriptions 55 72 g12 50 32 k3 v dd_1 s- v dd_1 -- 73 l12 51 33 j4 pb12 i/o ft pb12 tim10_ch1/i2c2_smba/ spi2_nss/i2s2_ws/ usart3_ck/ lcd_seg12 adc_in18/ comp1_inp 74 k12 52 34 j3 pb13 i/o ft pb13 tim9_ch1/spi2_sck/ i2s2_ck/ usart3_cts/ lcd_seg13 adc_in19/ comp1_inp 75 k11 53 35 l1 pb14 i/o ft pb14 tim9_ch2/spi2_miso/ usart3_rts/ lcd_seg14 adc_in20/ comp1_inp 76 k10 54 36 k2 pb15 i/o ft pb15 tim11_ch1/spi2_mosi/ i2s2_sd/ lcd_seg15 adc_in21/ comp1_inp/ rtc_refin 77 k9 55 - h4 pd8 i/o ft pd8 usart3_tx/ lcd_seg28 - 78 k8 56 - j2 pd9 i/o ft pd9 usart3_rx/ lcd_seg29 - 79 j12 57 - k1 pd10 i/o ft pd10 usart3_ck/ lcd_seg30 - 80 j11 58 - g4 pd11 i/o ft pd11 usart3_cts/ lcd_seg31 - 81 j10 59 - h3 pd12 i/o ft pd12 tim4_ch1/ usart3_rts/ lcd_seg32 - 82 h12 60 - h2 pd13 i/o ft pd13 tim4_ch2/lcd_seg33 - 83 - - - - v ss_8 s- v ss_8 -- 84 - - - - v dd_8 s- v dd_8 -- 85 h11 61 - j1 pd14 i/o ft pd14 tim4_ch3/lcd_seg34 - 86 h10 62 - g3 pd15 i/o ft pd15 tim4_ch4/lcd_seg35 - 87 g10 - - - pg2 i/o ft pg2 - adc_in10b/ comp1_inp 88 f9 - - - pg3 i/o ft pg3 - adc_in11b/ comp1_inp table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
pin descriptions stm32l151xe and stm32l152xe 42/132 docid025433 rev 5 89 f10 - - - pg4 i/o ft pg4 - adc_in12b/ comp1_inp 90 e9 - - - pg5 i/o ft pg5 - - 91 - - - - pg6 i/o ft pg6 - - 92 - - - - pg7 i/o ft pg7 - - 93 - - - - pg8 i/o ft pg8 - - 94 f6 - - - v ss_9 s- v ss_9 -- 95 g6 - - - v dd_9 s- v dd_9 -- 96 e12 63 37 h1 pc6 i/o ft pc6 tim3_ch1/i2s2_mck/ lcd_seg24 97 e11 64 38 g1 pc7 i/o ft pc7 tim3_ch2/i2s3_mck/ lcd_seg25 98 e10 65 39 g2 pc8 i/o ft pc8 tim3_ch3/lcd_seg26 99 d12 66 40 f4 pc9 i/o ft pc9 tim3_ch4/lcd_seg27 100 d11 67 41 f3 pa8 i/o ft pa8 usart1_ck/mco/ lcd_com0 101 d10 68 42 f1 pa9 i/o ft pa9 usart1_tx / lcd_com1 102 c12 69 43 f2 pa10 i/o ft pa10 usart1_rx / lcd_com2 103 b12 70 44 e1 pa11 i/o ft pa11 usart1_cts/ spi1_miso usb_dm 104 a12 71 45 e2 pa12 i/o ft pa12 usart1_rts/ spi1_mosi usb_dp 105 a11 72 46 e3 pa13 i/o ft jtms- swdio jtms-swdio - 106 c11 73 - d1 ph2 i/o ft ph2 - - 107 f11 74 47 d2, a1 v ss_2 s- v ss_2 -- 108 g11 75 48 c1 v dd_2 s- v dd_2 -- 109 a10 76 49 d3 pa14 i/o ft jtck- swclk jtck-swclk - table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
docid025433 rev 5 43/132 stm32l151xe and stm32l152xe pin descriptions 55 110 a9 77 50 b1 pa15 i/o ft jtdi tim2_ch1_etr/ spi1_nss/spi3_nss/ i2s3_ws/lcd_seg17/ jtdi - 111 b11 78 51 e4 pc10 i/o ft pc10 spi3_sck/i2s3_ck/ usart3_tx/ uart4_tx/ lcd_seg28/ lcd_seg40/lcd_com4 - 112 c10 79 52 c2 pc11 i/o ft pc11 spi3_miso/usart3_rx/ uart4_rx/ lcd_seg29/ lcd_seg41/lcd_com5 - 113 b10 80 53 b2 pc12 i/o ft pc12 spi3_mosi/i2s3_sd/ usart3_ck/ uart5_tx/lcd_seg30/ lcd_seg42/ lcd_com6 114 c9 81 - a2 pd0 i/o ft pd0 tim9_ch1/spi2_nss/ i2s2_ws 115 b9 82 - d4 pd1 i/o ft pd1 spi2_sck/i2s2_ck 116 c8 83 54 c3 pd2 i/o ft pd2 tim3_etr/uart5_rx/ lcd_seg31/ lcd_seg43/lcd_com7 117 b8 84 - c4 pd3 i/o ft pd3 spi2_miso/ usart2_cts 118 b7 85 - a3 pd4 i/o ft pd4 spi2_mosi/i2s2_sd/ usart2_rts 119 a6 86 - b3 pd5 i/o ft pd5 usart2_tx 120 f7 - - - v ss_10 s- v ss_10 - 121 g7 - - - v dd_10 s- v dd_10 - 122 b6 87 - b4 pd6 i/o ft pd6 usart2_rx 123 a5 88 - a4 pd7 i/o ft pd7 tim9_ch2/usart2_ck 124 d9 - - - pg9 i/o ft pg9 - 125 d8 - - - pg10 i/o ft pg10 - 126 - - - - pg11 i/o ft pg11 - table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
pin descriptions stm32l151xe and stm32l152xe 44/132 docid025433 rev 5 127 d7 - - - pg12 i/o ft pg12 - 128 c7 - - - pg13 i/o ft pg13 - 129 c6 - - - pg14 i/o ft pg14 - 130 - - - - v ss_11 s- v ss_11 - 131 - - - - v dd_11 s- v dd_11 - 132 - - - - pg15 i/o ft pg15 - 133 a8 89 55 b5 pb3 i/o ft jtdo tim2_ch2/spi1_sck/ spi3_sck/ i2s3_ck/ lcd_seg7/jtdo comp2_inm 134 a7 90 56 a5 pb4 i/o ft njtrst tim3_ch1/spi1_miso/ spi3_miso/ lcd_seg8/njtrst comp2_inp 135 c5 91 57 a6 pb5 i/o ft pb5 tim3_ch2/i2c1_smba/ spi1_mosi/ spi3_mosi/i2s3_sd/ lcd_seg9 comp2_inp 136 b5 92 58 c5 pb6 i/o ft pb6 tim4_ch1/i2c1_scl/ usart1_tx comp2_inp 137 b4 93 59 b6 pb7 i/o ft pb7 tim4_ch2/i2c1_sda/ usart1_rx comp2_inp/ pvd_in 138 a4 94 60 a7 boot0 i b boot0 - - 139 a3 95 61 d5 pb8 i/o ft pb8 tim4_ch3/tim10_ch1/ i2c1_scl/ lcd_seg16 - 140 b3 96 62 c6 pb9 i/o ft pb9 tim4_ch4/ tim11_ch1/i2c1_sda/ lcd_com3 - 141 c3 97 - b7 pe0 i/o ft pe0 tim4_etr/tim10_ch1/ lcd_seg36 - 142 a2 98 - a8 pe1 i/o ft pe1 tim11_ch1/lcd_seg37 - 143 d3 99 63 c7 v ss_3 s- v ss_3 -- 144 c4 100 64 b8, a9 v dd_3 s- v dd_3 -- 1. i = input, o = output, s = supply. table 8. stm32l151xe and stm32l152xe pin definitions (continued) pins pin name pin type (1) i / o structure main function (2) (after reset) pin functions lqfp144 ufbga132 lqfp100 lqfp64 wlcsp104 alternate functions additional functions
docid025433 rev 5 45/132 stm32l151xe and stm32l152xe pin descriptions 55 2. function availability depends on the chosen device. 3. applicable to stm32l152xe devices only. in stm32l151xe devices, this pin should be connected to v dd . 4. the pc14 and pc15 i/os are only configured as osc32_in/osc32_out when the lse oscillator is on (by setting the lseon bit in the rcc_csr register). the lse oscillator pins osc32_in/osc32_out can be used as general-purpose ph0/ph1 i/os, respectively, when the lse oscillator is off (after reset, the lse oscillator is off). the lse has priority over the gpio function. for more details, refer to using the osc32_in/osc32_out pins as gpio pc14/pc15 port pins section in the stm32l151xx, stm32l152xx and stm32l162xx reference manual (rm0038). 5. the ph0 and ph1 i/os are only configured as osc_in/osc_out when the hse oscillator is on (by setting the hseon bit in the rcc_cr register). the hse oscillator pins osc_in/osc_out can be used as general-purpose ph0/ph1 i/os, respectively, when the hse oscillator is off ( after reset, the hse oscillator is off). the hse has priority over the gpio function.
pin descriptions stm32l151xe and stm32l152xe 46/132 docid025433 rev 5 alternate functions table 9. alternate function input/output port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system boot0 boot0 - - - - - - - - - - - - event out nrst nrst - - - - - - - - - - - - - pa0-wkup1 - tim2_ch1_ etr tim5_ch1 - - - - usart2_cts - - - - timx_ic1 event out pa1 - tim2_ch2 tim5_ch2 - - - - usart2_rts - - seg0 - timx_ic2 event out pa2 - tim2_ch3 tim5_ch3 tim9_ch1 - - - usart2_tx - - seg1 - timx_ic3 event out pa3 - tim2_ch4 tim5_ch4 tim9_ch2 - - - usart2_rx - - seg2 - timx_ic4 event out pa4 - - - - - spi1_nss spi3_nss i2s3_ws usart2_ck - - - - timx_ic1 event out pa5 - tim2_ch1_ etr - - - spi1_sck - - - - - - timx_ic2 event out pa6 - - tim3_ch1 tim10_ch1 - spi1_miso - - - - seg3 - timx_ic3 event out pa7 - - tim3_ch2 tim11_ch1 - spi1_mosi - - - - seg4 - timx_ic4 event out pa8 mco - - - - - - usart1_ck - - com0 - timx_ic1 event out pa9 - - - - - - - usart1_tx - - com1 - timx_ic2 event out pa10 - - - - - - - usart1_rx - - com2 - timx_ic3 event out
stm32l151xe and stm32l152xe pin descriptions docid025433 rev 5 47/132 pa11 - - - - - spi1_miso - usart1_cts - - - - timx_ic4 event out pa12 - - - - - spi1_mosi - usart1_rts - - - - timx_ic1 event out pa13 jtms- swdio - - - - - - - - - - - timx_ic2 event out pa14 jtck- swclk - - - - - - - - - - - timx_ic3 even tout pa15 jtdi tim2_ch1_ etr - - - spi1_nss spi3_nss i2s3_ws - - - seg17 - timx_ic4 even tout pb0 - - tim3_ch3 - - - - - - - seg5 - even tout pb1 - - tim3_ch4 - - - - - - - seg6 - event out pb2 boot1 - - - - - - - - - - - event out pb3 jtdo tim2_ch2 - - - spi1_sck spi3_sck i2s3_ck - - - seg7 - event out pb4 njtrst - tim3_ch1 - - spi1_miso spi3_miso - - - seg8 - event out pb5 - - tim3_ch2 - i2c1_ smba spi1_mosi spi3_mosi i2s3_sd - - - seg9 - event out pb6 - - tim4_ch1 - i2c1_scl - - usart1_tx - - - - event out pb7 - - tim4_ch2 - i2c1_sda - - usart1_rx - - - - event out pb8 - - tim4_ch3 tim10_ch1 i2c1_scl - - - - - seg16 - - event out table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
pin descriptions stm32l151xe and stm32l152xe 48/132 docid025433 rev 5 pb9 - - tim4_ch4 tim11_ch1 i2c1_sda - - - - - com3 - - event out pb10 - tim2_ch3 - - i2c2_scl - - usart3_tx - - seg10 - - event out pb11 - tim2_ch4 - - i2c2_sda - - usart3_rx - - seg11 - - event out pb12 - - - tim10_ch1 i2c2_sm ba spi2_nss i2s2_ws - usart3_ck - - seg12 - event out pb13 - - - tim9_ch1 - spi2_sck i2s2_ck - usart3_cts - - seg13 - event out pb14 - - - tim9_ch2 - spi2_miso - usart3_rts - - seg14 - event out pb15 - - - tim11_ch1 - spi2_mosi i2s2_sd - - - - seg15 - event out pc0 - - - - - - - - - - seg18 - timx_ic1 event out pc1 - - - - - - - - - - seg19 - timx_ic2 event out pc2 - - - - - - - - - - seg20 - timx_ic3 event out pc3 - - - - - - - - - - seg21 - timx_ic4 event out pc4 - - - - - - - - - - seg22 - timx_ic1 event out pc5 - - - - - - - - - - seg23 - timx_ic2 event out pc6 - - tim3_ch1 - - i2s2_mck - - - - seg24 - timx_ic3 event out table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
stm32l151xe and stm32l152xe pin descriptions docid025433 rev 5 49/132 pc7 - - tim3_ch2 - - - i2s3_mck - - - seg25 - timx_ic4 event out pc8 - - tim3_ch3 - - - - - - - seg26 - timx_ic1 event out pc9 - - tim3_ch4 - - - - - - - seg27 - timx_ic2 event out pc10 - - - - - - spi3_sck i2s3_ck usart3_tx uart4_tx - com4/ seg28/ seg40 - timx_ic3 event out pc11 - - - - - - spi3_miso usart3_rx uart4_rx - com5/ seg29 /seg41 - timx_ic4 event out pc12 - - - - - - spi3_mosi i2s3_sd usart3_ck uart5_tx - com6/ seg30/ seg42 - timx_ic1 event out pc13-wkup2 - - - - - - - - - - - - timx_ic2 event out pc14 osc32_in - - - - - - - - - - - - timx_ic3 event out pc15 osc32_out - - - - - - - - - - - - timx_ic4 event out pd0 - - - tim9_ch1 - spi2_nss i2s2_ws - - - - - - timx_ic1 event out pd1 - - - - - spi2 sck i2s2_ck - - - - - - timx_ic2 event out pd2 - - tim3_etr - - - - - uart5_rx - com7/ seg31/ seg43 - timx_ic3 event out pd3 - - - - - spi2_miso - usart2_cts - - - - timx_ic4 event out table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
pin descriptions stm32l151xe and stm32l152xe 50/132 docid025433 rev 5 pd4 - - - - - spi2_mosi i2s2_sd - usart2_rts - - - - timx_ic1 event out pd5 - - - - - - - usart2_tx - - - - timx_ic2 event out pd6 - - - - - - - usart2_rx - - - - timx_ic3 event out pd7 - - - tim9_ch2 - - - usart2_ck - - - - timx_ic4 event out pd8 - - - - - - - usart3_tx - - seg28 - timx_ic1 event out pd9 - - - - - - - usart3_rx - - seg29 - timx_ic2 event out pd10 - - - - - - - usart3_ck - - seg30 - timx_ic3 event out pd11 - - - - - - - usart3_cts - - seg31 - timx_ic4 event out pd12 - - tim4_ch1 - - - - usart3_rts - - seg32 - timx_ic1 event out pd13 - - tim4_ch2 - - - - - - - seg33 - timx_ic2 event out pd14 - - tim4_ch3 - - - - - - - seg34 - timx_ic3 event out pd15 - - tim4_ch4 - - - - - - - seg35 - timx_ic4 event out pe0 - - tim4_etr tim10_ch1 - - - - - - seg36 - timx_ic1 event out pe1 - - - tim11_ch1 - - - - - - seg37 - timx_ic2 event out table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
stm32l151xe and stm32l152xe pin descriptions docid025433 rev 5 51/132 pe2 traceck - tim3_etr - - - - - - - seg 38 - timx_ic3 event out pe3 traced0 - tim3_ch1 - - - - - - - seg 39 - timx_ic4 event out pe4 traced1 - tim3_ch2 - - - - - - - - - timx_ic1 event out pe5 traced2 - - tim9_ch1 - - - - - - - - timx_ic2 event out pe6- wkup3 traced3 - - tim9_ch2 - - - - - - - - timx_ic3 event out pe7 - - - - - - - - - - - - timx_ic4 event out pe8 - - - - - - - - - - - - timx_ic1 event out pe9 - tim2_ch1_ etr - - - - - - - - - - timx_ic2 event out pe10 - tim2_ch2 - - - - - - - - - - timx_ic3 event out pe11 - tim2_ch3 - - - - - - - - - - timx_ic4 event out pe12 - tim2_ch4 - - - spi1_nss - - - - - - timx_ic1 event out pe13 - - - - - spi1_sck - - - - - - timx_ic2 event out pe14 - - - - - spi1_miso - - - - - - timx_ic3 event out pe15 - - - - - spi1_mosi - - - - - - timx_ic4 event out table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
pin descriptions stm32l151xe and stm32l152xe 52/132 docid025433 rev 5 pf0 - - - - - - - - - - - - event out pf1 - - - - - - - - - - - - - event out pf2 - - - - - - - - - - - - - event out pf3 - - - - - - - - - - - - - event out pf4 - - - - - - - - - - - - - event out pf5 - - - - - - - - - - - - - event out pf6 - - tim5_etr - - - - - - - - - event out pf7 - - tim5_ch2 - - - - - - - - - event out pf8 - - tim5_ch3 - - - - - - - - - event out pf9 - - tim5_ch4 - - - - - - - - - event out pf10 - - - - - - - - - - - - event out pf11 - - - - - - - - - - - - event out pf12 - - - - - - - - - - - - event out pf13 - - - - - - - - - - - - event out table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
stm32l151xe and stm32l152xe pin descriptions docid025433 rev 5 53/132 pf14 - - - - - - - - - - - - event out pf15 - - - - - - - - - - - - event out pg0 - - - - - - - - - - - - event out pg1 - - - - - - - - - - - - event out pg2 - - - - - - - - - - - - event out pg3 - - - - - - - - - - - - event out pg4 - - - - - - - - - - - - event out pg5 - - - - - - - - - - - - - event out pg6 - - - - - - - - - - - - - event out pg7 - - - - - - - - - - - - - event out pg8 - - - - - - - - - - - - - event out pg9 - - - - - - - - - - - - - event out pg10 - - - - - - - - - - - - - event out pg11 - - - - - - - - - - - - - event out table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
pin descriptions stm32l151xe and stm32l152xe 54/132 docid025433 rev 5 pg12 - - - - - - - - - - - - - event out pg13 - - - - - - - - - - - - - event out pg14 - - - - - - - - - - - - - event out pg15 - - - - - - - - - - - - - event out ph0osc_in - - - - - - - - - - - - - - ph1osc_out - - - - - - - - - - - - - - ph2 - - - - - - - - - - - - - - table 9. alternate function input/output (continued) port name digital alternate function number afio0 afio1 afio2 afio3 afio4 afio5 afio6 afio7 afio8 . . afio11 . . afio14 afio15 alternate function system tim2 tim3/4/ 5 tim9/ 10/11 i2c1/2 spi1/2 spi3 usart1/2/ 3 uart4/ 5 - lcd - cpri system
docid025433 rev 5 55/132 stm32l151xe and stm32l152xe memory mapping 55 5 memory mapping figure 8. memory map uhvhuyhg uhvhuyhg $3%phpru\vsdfh &5& 5hvhuyhg 57& ::'* ,:'* 63, 86$57  86$57  6<6&)* 7,0 7,0 uhvhuyhg $'& 86$57  uhvhuyhg 63, 63, ,& 3:5 7,0 ,& (;7, 5&& '0$ 86%5hjlvwhuv '0$         [ 3hulskhudov 65$0 &ruwh[0,qwhuqdo 3hulskhudov e\wh86% 7,0 7,0 /&' 7,0 [ [ [ [& '$&  3ruw$ 3ruw% 3ruw& 3ruw' 3ruw( 3ruw+ 3ruw) [& [ [ [ [& [ [ &2035, )odvkphpru\ uhvh uyhg 6\vwhpphpru\ $oldvhgwr)odvkruv\vwhp phpru\ghshqglqjrq %227slqv [ ((3520 uhvhuyhg 8$57 8$57 3ruw* 1rq yrodwloh phpru\ %dqn )odvkphpru\ %dqn 'dwd ((3520 %dqn %dqn 6\vwhpphpru\ %dqn %\whv uhvhuyhg %\whv [)))))))) [( [( [& [$ [ [))))) [ [ [ [))) [)) [))) [)) [)) [))))) [))) [))) [)))) [)))) [ [ [)) [ [ [ [& [ [ [ [ [& [ [ [ [ [& [ [ [ [ [& [ [ [ [& [ [ [ [ [ [& [ [ [ [& [ [ [ [& [ [ [ [& [ [& [ [ [ uhvhuyhg uhvhuyhg uhvhuyhg 'dwd %dqn uhvhuyhg uhvhuyhg uhvhuyhg uhvhuyhg uhvhuyhg uhvhuyhg )odvk,qwhuidfh 7,0 7,0 7, 0 2swlrq %dqn 2swlrq %dqn uhvhuyhg 069
electrical characteristics stm32l151xe and stm32l152xe 56/132 docid025433 rev 5 6 electrical characteristics 6.1 parameter conditions unless otherwise specified, all voltages are referenced to v ss . 6.1.1 minimum and maximum values unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at t a = 25 c and t a = t a max (given by the selected temperature range). data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean 3 ). 6.1.2 typical values unless otherwise specified, typical data are based on t a = 25 c, v dd = 3.6 v (for the 1.65 v v dd 3.6 v voltage range). they are given only as design guidelines and are not tested. typical adc accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean 2 ) . 6.1.3 typical curves unless otherwise specified, all typical curves are given only as design guidelines and are not tested. 6.1.4 loading capacitor the loading conditions used for pin parameter measurement are shown in figure 9 . 6.1.5 pin input voltage the input voltage measurement on a pin of the device is described in figure 10 . figure 9. pin loading conditions figure 10. pin input voltage dle & s) 670/[[slq dle 670/[[slq 9 ,1
docid025433 rev 5 57/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.1.6 power supply scheme figure 11. power supply scheme 069 $qdorj 26&3//&203 ? 9 '' *3,2v 287 ,1 .huqhoorjlf &38 'ljlwdo  0hprulhv  6wdqge\srzhuflufxlwu\ /6(57&:dnhxs orjlf57&edfnxs uhjlvwhuv 1?q) ??) 5hjxodwru 9 66 9 ''$ 9 5() 9 5() 9 66$ $'& '$& /hyhovkliwhu ,2 /rjlf 9 '' q) ?) 9 5() q) ?) 9 ''$ 1qxpehuri 9 '' 9 66 sdluv
electrical characteristics stm32l151xe and stm32l152xe 58/132 docid025433 rev 5 6.1.7 optional lcd power supply scheme figure 12. optional lcd power supply scheme 1. option 1: lcd power supply is provided by a dedicated vlcd supply source, vsel switch is open. 2. option 2: lcd power supply is provided by the internal step-up converter, vsel switch is closed, an external capacitance is needed for correct behavior of this converter. 6.1.8 current consumption measurement figure 13. current consumption measurement scheme 069 9 ''1 1[q) [?) 6whsxs &rqyhuwhu 9 661 9 '' q) 9 /&' 9 /&' & (;7 /&' 96(/ 2swlrq 2swlrq 1[q) [?) 1[9 66 1[9 '' 9 66$ q) ?) $   9 5() 9 5() 9 ''$ 9 /&' 069
docid025433 rev 5 59/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.2 absolute maximum ratings stresses above the absolute maximum ratings listed in table 10: voltage characteristics , table 11: current characteristics , and table 12: thermal characteristics may cause permanent damage to the device. these are stress ratings only and functional operation of the device at these conditions is not implied. exposure to maximum rating conditions for extended periods may affect device reliability. table 10. voltage characteristics symbol ratings min max unit v dd ?v ss external main supply voltage (including v dda and v dd ) (1) ?0.3 4.0 v v in (2) input voltage on five-volt tolerant pin v ss ? 0.3 v dd +4.0 input voltage on any other pin v ss ? 0.3 4.0 | v ddx | variations between different v dd power pins - 50 mv |v ssx ? v ss | variations between all different ground pins - 50 v ref+ ?v dda allowed voltage difference for v ref+ > v dda - 0.4 v v esd(hbm) electrostatic discharge voltage (human body model) see section 6.3.11 1. all main power (v dd , v dda ) and ground (v ss , v ssa ) pins must always be connected to the external power supply, in the permitted range. 2. v in maximum must always be respected. refer to table 11 for maximum allowed injected current values. table 11. current characteristics symbol ratings max. unit i vdd( ) total current into sum of all v dd_x power lines (source) (1) 100 ma i vss( ) (2) total current out of sum of all v ss_x ground lines (sink) (1) 100 i vdd(pin) maximum current into each v dd_x power pin (source) (1) 70 i vss(pin) maximum current out of each vss_x ground pin (sink) (1) -70 i io output current sunk by any i/o and control pin 25 output current sourced by any i/o and control pin - 25 i io(pin) total output current sunk by sum of all ios and control pins (2) 60 total output current sourced by sum of all ios and control pins (2) -60 i inj(pin) (3) injected current on five-volt tolerant i/o (4) , rst and b pins -5/+0 injected current on any other pin (5) 5 i inj(pin) total injected current (sum of all i/o and control pins) (6) 25 1. all main power (v dd , v dda ) and ground (v ss , v ssa ) pins must always be connected to the external power supply, in the permitted range. 2. this current consumption must be correctly distributed over all i/os and control pins. the total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count lqfp packages. 3. negative injection disturbs the analog performance of the device. see note in section 6.3.17 . 4. positive current injection is not possible on these i/os. a negative injection is induced by v in electrical characteristics stm32l151xe and stm32l152xe 60/132 docid025433 rev 5 6.3 operating conditions 6.3.1 general operating conditions 5. a positive injection is induced by v in > v dd while a negative injection is induced by v in < v ss . i inj(pin) must never be exceeded. refer to table 10: voltage characteristics for the maximum allowed input voltage values. 6. when several inputs are submitted to a current injection, the maximum i inj(pin) is the absolute sum of the positive and negative injected currents (instantaneous values). table 12. thermal characteristics symbol ratings value unit t stg storage temperature range ?65 to +150 c t j maximum junction temperature 150 c table 13. general operating conditions symbol parameter conditions min max unit f hclk internal ahb clock frequency - 0 32 mhz f pclk1 internal apb1 clock frequency - 0 32 f pclk2 internal apb2 clock frequency - 0 32 v dd standard operating voltage bor detector disabled 1.65 3.6 v bor detector enabled, at power on 1.8 3.6 bor detector disabled, after power on 1.65 3.6 v dda (1) analog operating voltage (adc and dac not used) must be the same voltage as v dd (2) 1.65 3.6 v analog operating voltage (adc or dac used) 1.8 3.6 v in i/o input voltage ft pins; 2.0 v v dd -0.3 5.5 (3) v ft pins; v dd < 2.0 v -0.3 5.25 (3) boot0 pin 0 5.5 any other pin -0.3 v dd +0.3 p d power dissipation at ta = 85 c for suffix 6 or ta = 105 c for suffix 7 (4) (5) ufbga132 package 333 mw lqfp144 package 500 lqfp100 package 465 lqfp64 package 435 wlcsp104 package 435 t a ambient temperature for 6 suffix version maximum power dissipation (6) ?40 85 c ambient temperature for 7 suffix version maximum power dissipation ?40 105
docid025433 rev 5 61/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.2 embedded reset and power control block characteristics the parameters given in the following table are derived from the tests performed under the conditions summarized in table 13 . t j junction temperature range 6 suffix version ?40 105 c 7 suffix version ?40 110 1. when the adc is used, refer to table 55: adc characteristics . 2. it is recommended to power v dd and v dda from the same source. a maximum difference of 300 mv between v dd and v dda can be tolerated during power-up . 3. to sustain a voltage higher than vdd+0.3v, the internal pull-up/pull-down resistors must be disabled 4. if t a is lower, higher p d values are allowed as long as t j does not exceed t j max (see table 70: thermal characteristics on page 128 ). 5. if t a is lower, higher p d values are allowed as long as t j does not exceed t j max (see table 70: thermal characteristics on page 128 ). 6. in low-power dissipation state, t a can be extended to -40c to 105c temperature range as long as t j does not exceed t j max (see table 70: thermal characteristics on page 128 ). table 13. general operating conditions (continued) symbol parameter conditions min max unit table 14. embedded reset and power control block characteristics symbol parameter conditions min typ max unit t vdd (1) v dd rise time rate bor detector enabled 0 - s/v bor detector disabled 0 - 1000 v dd fall time rate bor detector enabled 20 - bor detector disabled 0 - 1000 t rsttempo (1) reset temporization v dd rising, bor enabled - 2 3.3 ms v dd rising, bor disabled (2) 0.4 0.7 1.6 v por/pdr power on/power down reset threshold falling edge 1 1.5 1.65 v rising edge 1.3 1.5 1.65 v bor0 brown-out reset threshold 0 falling edge 1.67 1.7 1.74 rising edge 1.69 1.76 1.8 v bor1 brown-out reset threshold 1 falling edge 1.87 1.93 1.97 rising edge 1.96 2.03 2.07 v bor2 brown-out reset threshold 2 falling edge 2.22 2.30 2.35 rising edge 2.31 2.41 2.44
electrical characteristics stm32l151xe and stm32l152xe 62/132 docid025433 rev 5 v bor3 brown-out reset threshold 3 falling edge 2.45 2.55 2.6 v rising edge 2.54 2.66 2.7 v bor4 brown-out reset threshold 4 falling edge 2.68 2.8 2.85 rising edge 2.78 2.9 2.95 v pvd0 programmable voltage detector threshold 0 falling edge 1.8 1.85 1.88 rising edge 1.88 1.94 1.99 v pvd1 pvd threshold 1 falling edge 1.98 2.04 2.09 rising edge 2.08 2.14 2.18 v pvd2 pvd threshold 2 falling edge 2.20 2.24 2.28 rising edge 2.28 2.34 2.38 v pvd3 pvd threshold 3 falling edge 2.39 2.44 2.48 rising edge 2.47 2.54 2.58 v pvd4 pvd threshold 4 falling edge 2.57 2.64 2.69 rising edge 2.68 2.74 2.79 v pvd5 pvd threshold 5 falling edge 2.77 2.83 2.88 rising edge 2.87 2.94 2.99 v pvd6 pvd threshold 6 falling edge 2.97 3.05 3.09 rising edge 3.08 3.15 3.20 v hyst hysteresis voltage bor0 threshold - 40 - mv all bor and pvd thresholds excepting bor0 - 100 - 1. guaranteed by characterization results, not tested in production. 2. valid for device version without bor at power up. please see option ?d? in ordering information scheme for more details. table 14. embedded reset and power control block characteristics (continued) symbol parameter conditions min typ max unit
docid025433 rev 5 63/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.3 embedded internal reference voltage the parameters given in table 16 are based on characterization results, unless otherwise specified. table 15. embedded internal reference voltage calibration values calibration value name description memory address vrefint_cal raw data acquired at temperature of 30 c 5 c v dda = 3 v 10 mv 0x1ff8 00f8 - 0x1ff8 00f9 table 16. embedded internal reference voltage symbol parameter conditions min typ max unit v refint out (1) internal reference voltage ? 40 c < t j < +110 c 1.202 1.224 1.242 v i refint internal reference current consumption - - 1.4 2.3 a t vrefint internal reference startup time - - 2 3 ms v vref_meas v dda and v ref+ voltage during v refint factory measure - 2.99 3 3.01 v a vref_meas accuracy of factory-measured v ref value (2) including uncertainties due to adc and v dda /v ref+ values - - 5 mv t coeff (3) temperature coefficient ?40 c < t j < +110 c - 20 50 ppm/ c 0 c < t j < +50 c - - 20 a coeff (3) long-term stability 1000 hours, t= 25 c - - 1000 ppm v ddcoeff (3) voltage coefficient 3.0 v < v dda < 3.6 v - - 2000 ppm/v t s_vrefint (3) adc sampling time when reading the internal reference voltage -4-- s t adc_buf (3) startup time of reference voltage buffer for adc ---10 s i buf_adc (3) consumption of reference voltage buffer for adc - - 13.5 25 a i vref_out (3) vref_out output current (4) ---1 a c vref_out (3) vref_out output load - - - 50 pf i lpbuf (3) consumption of reference voltage buffer for vref_out and comp - - 730 1200 na v refint_div1 (3) 1/4 reference voltage - 24 25 26 % v refin t v refint_div2 (3) 1/2 reference voltage - 49 50 51 v refint_div3 (3) 3/4 reference voltage - 74 75 76 1. guaranteed by test in production. 2. the internal v ref value is individually measured in production and stored in dedicated eeprom bytes. 3. guaranteed by design, not tested in production. 4. to guarantee less than 1% vref_out deviation.
electrical characteristics stm32l151xe and stm32l152xe 64/132 docid025433 rev 5 6.3.4 supply current characteristics the current consumption is a function of several parameters and factors such as the operating voltage, temperature, i/o pin loading, device software configuration, operating frequencies, i/o pin switching rate, program location in memory and executed binary code. the current consumption is measured as described in figure 13: current consumption measurement scheme . all run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to the dhrystone 2.1 code, unless otherwise specified. the current consumption values are derived from tests performed under ambient temperature t a = 25 c and v dd supply voltage conditions summarized in table 13: general operating conditions , unless otherwise specified. the mcu is placed under the following conditions: ? all i/o pins are configured in analog input mode ? all peripherals are disabled except when explicitly mentioned. ? the flash memory access time, 64-bit access and prefetch is adjusted depending on f hclk frequency and voltage range to provide the best cpu performance. ? when the peripherals are enabled f apb1 = f apb2 = f ahb . ? when pll is on, the pll inputs are equal to hsi = 16 mhz (if internal clock is used) or hse = 16 mhz (if hse bypass mode is used). ? the hse user clock applied to osci_in input follows the characteristic specified in table 26: high-speed external user clock characteristics . ? for maximum current consumption v dd = v dda = 3.6 v is applied to all supply pins. ? for typical current consumption v dd = v dda = 3.0 v is applied to all supply pins if not specified otherwise.
docid025433 rev 5 65/132 stm32l151xe and stm32l152xe electrical characteristics 113 table 17. current consumption in run mode, code with data processing running from flash symbol parameter conditions f hclk typ max (1) 1. guaranteed by characterization results, not tested in production, unless otherwise specified. unit i dd (run from flash) supply current in run mode, code executed from flash f hse = f hclk up to 16 mhz included, f hse = f hclk /2 above 16 mhz (pll on) (2) 2. oscillator bypassed (hsebyp = 1 in rcc_cr register). range 3, v core =1.2 v vos[1:0] = 11 1 mhz 225 500 a 2 mhz 420 750 4 mhz 780 1200 range 2, v core =1.5 v vos[1:0] = 10 4 mhz 0.98 1.6 ma 8 mhz 1.85 2.9 16 mhz 3.6 5.2 range 1, v core =1.8 v vos[1:0] = 01 8 mhz 2.2 3.5 16 mhz 4.4 6.5 32 mhz 8.6 12 hsi clock source (16 mhz) range 2, v core =1.5 v vos[1:0] = 10 16 mhz 3.6 5.2 range 1, v core =1.8 v vos[1:0] = 01 32 mhz 8.7 12.3 msi clock, 65 khz range 3, v core =1.2 v vos[1:0] = 11 65 khz 42 145 a msi clock, 524 khz 524 khz 135 250 msi clock, 4.2 mhz 4.2 mhz 820 1200
electrical characteristics stm32l151xe and stm32l152xe 66/132 docid025433 rev 5 table 18. current consumption in run mode, code with data processing running from ram symbol parameter conditions f hclk typ max (1) unit i dd (run from ram) supply current in run mode, code executed from ram, flash switched off f hse = f hclk up to 16 mhz included, f hse = f hclk /2 above 16 mhz (pll on) (2) range 3, v core =1.2 v vos[1:0] = 11 1 mhz 200 470 a 2 mhz 360 780 4 mhz 685 1200 range 2, v core =1.5 v vos[1:0] = 10 4 mhz 0.80 1.5 ma 8 mhz 1.6 3 16 mhz 3.1 5 range 1, v core =1.8 v vos[1:0] = 01 8 mhz 1.9 3.5 16 mhz 3.7 5.55 32 mhz 7.55 10.9 hsi clock source (16 mhz) range 2, v core =1.5 v vos[1:0] = 10 16 mhz 3.15 4.8 range 1, v core =1.8 v vos[1:0] = 01 32 mhz 7.75 11.7 msi clock, 65 khz range 3, v core =1.2 v vos[1:0] = 11 65 khz 40 130 a msi clock, 524 khz 524 khz 115 215 msi clock, 4.2 mhz 4.2 mhz 715 1100 1. guaranteed by characterization results, not tested in production, unless otherwise specified. 2. oscillator bypassed (hsebyp = 1 in rcc_cr register).
docid025433 rev 5 67/132 stm32l151xe and stm32l152xe electrical characteristics 113 table 19. current consumption in sleep mode symbol parameter conditions f hclk typ max (1) unit i dd (sleep) supply current in sleep mode, flash off f hse = f hclk up to 16 mhz included, f hse = f hclk /2 above 16 mhz (pll on) (2) range 3, v core =1.2 v vos[1:0] = 11 1 mhz 51 220 a 2 mhz 81 300 4 mhz 140 380 range 2, v core =1.5 v vos[1:0] = 10 4 mhz 175 500 8 mhz 330 700 16 mhz 625 1100 range 1, v core =1.8 v vos[1:0] = 01 8 mhz 395 800 16 mhz 760 1250 32 mhz 1700 2700 hsi clock source (16 mhz) range 2, v core =1.5 v vos[1:0] = 10 16 mhz 670 1100 range 1, v core =1.8 v vos[1:0] = 01 32 mhz 1750 2700 msi clock, 65 khz range 3, v core =1.2 v vos[1:0] = 11 65 khz 19 92 msi clock, 524 khz 524 khz 33 110 msi clock, 4.2 mhz 4.2 mhz 150 273 supply current in sleep mode, flash on f hse = f hclk up to 16 mhz included, f hse = f hclk /2 above 16 mhz (pll on) (2) range 3, v core =1.2 v vos[1:0] = 11 1 mhz 63 250 2 mhz 93 300 4 mhz 155 380 range 2, v core =1.5 v vos[1:0] = 10 4 mhz 190 500 8 mhz 340 700 16 mhz 640 1120 range 1, v core =1.8 v vos[1:0] = 01 8 mhz 410 800 16 mhz 770 1300 32 mhz 1750 2700 hsi clock source (16 mhz) range 2, v core =1.5 v vos[1:0] = 10 16 mhz 690 1160 range 1, v core =1.8 v vos[1:0] = 01 32 mhz 1750 2800 supply current in sleep mode, flash on msi clock, 65 khz range 3, v core =1.2v vos[1:0] = 11 65 khz 31 105 msi clock, 524 khz 524 khz 45 125 msi clock, 4.2 mhz 4.2 mhz 160 290 1. guaranteed by characterization results, not tested in production, unless otherwise specified. 2. oscillator bypassed (hsebyp = 1 in rcc_cr register)
electrical characteristics stm32l151xe and stm32l152xe 68/132 docid025433 rev 5 table 20. current consumption in low-power run mode symbol parameter conditions typ max (1) unit i dd (lp run) supply current in low-power run mode all peripherals off, code executed from ram, flash switched off, v dd from 1.65 v to 3.6 v msi clock, 65 khz f hclk = 32 khz t a = -40 c to 25 c 11 16 a t a = 85 c 36.2 40 t a = 105 c 65.4 102 msi clock, 65 khz f hclk = 65 khz t a =-40 c to 25 c 16.5 23 t a = 85 c 41.9 48 t a = 105 c 72.1 108 msi clock, 131 khz f hclk = 131 khz t a = -40 c to 25 c 30 45 t a = 55 c 36.1 48 t a = 85 c 55.7 66 t a = 105 c 86.6 125 all peripherals off, code executed from flash, v dd from 1.65 v to 3.6 v msi clock, 65 khz f hclk = 32 khz t a = -40 c to 25 c 26 40.5 t a = 85 c 53.2 67 t a = 105 c 92.1 120 msi clock, 65 khz f hclk = 65 khz t a = -40 c to 25 c 33 49 t a = 85 c 60.2 75 t a = 105 c 95.6 130 msi clock, 131 khz f hclk = 131 khz t a = -40 c to 25 c 48.5 71 t a = 55 c 54.7 75 t a = 85 c 76.1 95 t a = 105 c 112 140 i dd max (lp run) max allowed current in low-power run mode v dd from 1.65 v to 3.6 v - 200 1. guaranteed by characterization results, not tested in production, unless otherwise specified.
docid025433 rev 5 69/132 stm32l151xe and stm32l152xe electrical characteristics 113 table 21. current consumption in low-power sleep mode symbol parameter conditions typ max (1) unit i dd (lp sleep) supply current in low-power sleep mode all peripherals off, v dd from 1.65 v to 3.6 v msi clock, 65 khz f hclk = 32 khz flash off t a = -40 c to 25 c 5.5 - a msi clock, 65 khz f hclk = 32 khz flash on t a = -40 c to 25 c 18.5 21 t a = 85 c 26.8 29 t a = 105 c 37 47 msi clock, 65 khz f hclk = 65 khz, flash on t a = -40 c to 25 c 18.5 21 t a = 85 c 27.2 29 t a = 105 c 37.3 47 msi clock, 131 khz f hclk = 131 khz, flash on t a = -40 c to 25 c 21.5 25 t a = 55 c 23.7 26 t a = 85 c 29.8 32 t a = 105 c 39.7 50 tim9 and usart1 enabled, flash on, v dd from 1.65 v to 3.6 v msi clock, 65 khz f hclk = 32 khz t a = -40 c to 25 c 18.5 21 t a = 85 c 26.8 29 t a = 105 c 38.3 47 msi clock, 65 khz f hclk = 65 khz t a = -40 c to 25 c 18.5 21 t a = 85 c 27.2 29 t a = 105 c 38.5 47 msi clock, 131 khz f hclk = 131 khz t a = -40 c to 25 c 21.5 25 t a = 55 c 23.7 26 t a = 85 c 29.8 32 t a = 105 c 41.2 50 i dd max (lp sleep) max allowed current in low-power sleep mode v dd from 1.65 v to 3.6 v - 200 1. guaranteed by characterization results, not tested in production, unless otherwise specified.
electrical characteristics stm32l151xe and stm32l152xe 70/132 docid025433 rev 5 table 22. typical and maximum current consumptions in stop mode symbol parameter conditions typ max (1) unit i dd (stop with rtc) supply current in stop mode with rtc enabled rtc clocked by lsi or lse external clock (32.768khz), regulator in lp mode, hsi and hse off (no independent watchdog) lcd off t a = -40c to 25c v dd = 1.8 v 1.18 - a t a = -40c to 25c 1.4 4 t a = 55c 3.02 6 t a = 85c 7.44 11 t a = 105c 15.5 27 lcd on (static duty) (2) t a = -40c to 25c 1.5 6 t a = 55c 4.65 7 t a = 85c 9.07 13 t a = 105c 15.6 31 lcd on (1/8 duty) (3) t a = -40c to 25c 3.9 10 t a = 55c 5.19 11 t a = 85c 9.8 17 t a = 105c 18.4 48 rtc clocked by lse external quartz (32.768khz), regulator in lp mode, hsi and hse off (no independent watchdog (4) lcd off t a = -40c to 25c 1.65 - t a = 55c 3.32 - t a = 85c 7.83 - t a = 105c 16 - lcd on (static duty) (2) t a = -40c to 25c 1.75 - t a = 55c 4.9 - t a = 85c 9.41 - t a = 105c 15.8 - lcd on (1/8 duty) (3) t a = -40c to 25c 4.1 - t a = 55c 5.53 - t a = 85c 10 - t a = 105c 18.5 - lcd off t a = -40c to 25c v dd = 1.8v 1.33 - t a = -40c to 25c v dd = 3.0v 1.62 - t a = -40c to 25c v dd = 3.6v 1.87 -
docid025433 rev 5 71/132 stm32l151xe and stm32l152xe electrical characteristics 113 i dd (stop) supply current in stop mode (rtc disabled) regulator in lp mode, hsi and hse off, independent watchdog and lsi enabled t a = -40c to 25c 1.8 2.2 a regulator in lp mode, lsi, hsi and hse off (no independent watchdog) t a = -40c to 25c 0.560 1.5 t a = 55c 2.18 4 t a = 85c 6.6 12 t a = 105c 14.9 26 i dd (wu from stop) supply current during wakeup from stop mode msi = 4.2 mhz t a = -40c to 25c 2- ma msi = 1.05 mhz 1.45 - msi = 65 khz (5) 1.45 - 1. guaranteed by characterization results, not tested in production, unless otherwise specified. 2. lcd enabled with external vlcd, static duty, division ratio = 256, all pixels active, no lcd connected. 3. lcd enabled with external vlcd, 1/8 duty, 1/3 bias, division ratio = 64, all pixels active, no lcd connected. 4. based on characterization done with a 32.768 khz crystal (mc306-g-06q-32.768, manufacturer jfvny) with two 6.8 pf loading capacitors. 5. when msi = 64 khz, the rms current is measured over the first 15 s following the wakeup event. for the remaining part of the wakeup period, the current corresponds the run mode current. table 22. typical and maximum current consumptions in stop mode (continued) symbol parameter conditions typ max (1) unit
electrical characteristics stm32l151xe and stm32l152xe 72/132 docid025433 rev 5 on-chip peripheral current consumption the current consumption of the on-chip peripherals is given in the following table. the mcu is placed under the following conditions: ? all i/o pins are in input mode with a static value at v dd or v ss (no load) ? all peripherals are disabled unless otherwise mentioned ? the given value is calculated by measuring the current consumption ? with all peripherals clocked off ? with only one peripheral clocked on table 23. typical and maximum current consumptions in standby mode symbol parameter conditions typ max (1) unit i dd (standby with rtc) supply current in standby mode with rtc enabled rtc clocked by lsi (no independent watchdog) t a = -40 c to 25 c v dd = 1.8 v 0.865 - a t a = -40 c to 25 c 1.11 1.9 t a = 55 c 1.72 2.2 t a = 85 c 2.12 4 t a = 105 c 2.54 8.3 (2) rtc clocked by lse external quartz (no independent watchdog) (3) t a = -40 c to 25 c v dd = 1.8 v 0.97 - t a = -40 c to 25 c 1.28 - t a = 55 c 2.01 - t a = 85 c 2.5 - t a = 105 c 2.98 - i dd (standby) supply current in standby mode (rtc disabled) independent watchdog and lsi enabled t a = -40 c to 25 c 1 1.7 independent watchdog and lsi off t a = -40 c to 25 c 0.29 1 t a = 55 c 0.96 1.3 t a = 85 c 1.38 3 t a = 105 c 1.98 7 (2) i dd (wu from standby) supply current during wakeup time from standby mode t a = -40 c to 25 c 1 - ma 1. guaranteed by characterization results, not tested in production, unless otherwise specified. 2. guaranteed by test in production. 3. based on characterization done with a 32.768 khz crystal (mc306-g-06q-32.768, manufacturer jfvny) with two 6.8pf loading capacitors.
docid025433 rev 5 73/132 stm32l151xe and stm32l152xe electrical characteristics 113 table 24. peripheral current consumption (1) peripheral typical consumption, v dd = 3.0 v, t a = 25 c unit range 1, v core = 1.8 v vos[1:0] = 01 range 2, v core = 1.5 v vos[1:0] = 10 range 3, v core = 1.2 v vos[1:0] = 11 low-power sleep and run apb1 tim2 12.0 10.0 8.0 10.0 a/mhz (f hclk ) tim3 10.5 8.8 7.0 8.8 tim4 10.4 8.8 7.0 8.8 tim5 13.8 11.5 9.1 11.5 tim6 3.9 3.0 2.5 3.0 tim7 3.8 3.3 2.6 3.3 lcd 4.2 3.6 2.8 3.6 wwdg 2.9 2.5 2.1 2.5 spi2 5.4 4.4 3.5 4.4 spi3 5.5 4.6 3.7 4.6 usart2 7.6 6.2 4.9 6.2 usart3 7.6 6.2 5.0 6.2 usart4 7.3 6.1 4.8 6.1 usart5 7.6 6.3 5.0 6.3 i2c1 7.3 6.1 4.8 6.1 i2c2 7.2 5.9 4.7 5.9 usb 13.0 11.2 8.9 11.2 pwr 2.6 2.3 1.9 2.3 dac 5.9 5.0 4.0 5.0 comp 3.9 3.3 2.6 3.3
electrical characteristics stm32l151xe and stm32l152xe 74/132 docid025433 rev 5 apb2 syscfg & ri 2.9 2.4 2.0 2.4 a/mhz (f hclk ) tim9 8.2 6.9 5.5 6.9 tim10 6.2 5.1 4.1 5.1 tim11 6.2 5.1 4.1 5.1 adc (2) 9.5 7.9 6.2 7.9 spi1 4.8 3.9 3.2 3.9 usart1 8.2 6.9 5.4 6.9 ahb gpioa 6.3 5.3 4.1 5.3 gpiob 6.3 5.3 4.1 5.3 gpioc 6.3 5.2 4.1 5.2 gpiod 8.1 6.8 5.4 6.8 gpioe 6.7 5.7 4.5 5.7 gpiof 5.9 4.9 3.9 4.9 gpiog 7.2 6.1 4.9 6.1 gpioh 1.7 1.4 1.1 1.4 crc 0.8 0.7 0.5 0.7 flash 21.6 18.1 16.0 - (6) dma1 16.8 14.5 11.5 14.5 dma2 15.7 13.6 10.8 13.6 all enabled 222 184 160 165.9 i dd (rtc) 0.4 a i dd (lcd) 3.1 i dd (adc) (3) 1450 i dd (dac) (4) 340 i dd (comp1) 0.16 i dd (comp2) slow mode 2 fast mode 5 i dd (pvd / bor) (5) 2.6 i dd (iwdg) 0.25 1. data based on differential i dd measurement between all peripherals off an one peripheral with clock enabled, in the following conditions: f hclk = 32 mhz (range 1), f hclk = 16 mhz (range 2), f hclk = 4 mhz (range 3), f hclk = 64khz (low- power run/sleep), f apb1 = f hclk , f apb2 = f hclk , default prescaler value for each peripheral. the cpu is in sleep mode in both cases. no i/o pins toggling. not tested in production. 2. hsi oscillator is off for this measure. table 24. peripheral current consumption (1) (continued) peripheral typical consumption, v dd = 3.0 v, t a = 25 c unit range 1, v core = 1.8 v vos[1:0] = 01 range 2, v core = 1.5 v vos[1:0] = 10 range 3, v core = 1.2 v vos[1:0] = 11 low-power sleep and run
docid025433 rev 5 75/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.5 wakeup time from low-power mode the wakeup times given in the following table are measured with the msi rc oscillator. the clock source used to wake up the device depends on the current operating mode: ? sleep mode: the clock source is the clock that was set before entering sleep mode ? stop mode: the clock source is the msi oscillator in the range configured before entering stop mode ? standby mode: the clock source is the msi oscillator running at 2.1 mhz all timings are derived from tests performed under the conditions summarized in table 13 . 3. data based on a differential i dd measurement between adc in reset configuration and continuous adc conversion (hsi consumption not included). 4. data based on a differential i dd measurement between dac in reset configuration and continuous dac conversion of v dd /2. dac is in buffered mode, output is left floating. 5. including supply current of internal reference voltage. 6 in low-power sleep and run mode, the flash memory must always be in power-down mode. table 25. low-power mode wakeup timings symbol parameter conditions typ max (1) 1. guaranteed by characterization, not tested in production, unless otherwise specified unit t wusleep wakeup from sleep mode f hclk = 32 mhz 0.4 - s t wusleep_lp wakeup from low-power sleep mode, f hclk = 262 khz f hclk = 262 khz flash enabled 46 - f hclk = 262 khz flash switched off 46 - t wustop wakeup from stop mode, regulator in run mode ulp bit = 1 and fwu bit = 1 f hclk = f msi = 4.2 mhz 8.2 - wakeup from stop mode, regulator in low-power mode ulp bit = 1 and fwu bit = 1 f hclk = f msi = 4.2 mhz voltage range 1 and 2 7.7 8.9 f hclk = f msi = 4.2 mhz voltage range 3 8.2 13.1 f hclk = f msi = 2.1 mhz 10.2 13.4 f hclk = f msi = 1.05 mhz 16 20 f hclk = f msi = 524 khz 31 37 f hclk = f msi = 262 khz 57 66 f hclk = f msi = 131 khz 112 123 f hclk = msi = 65 khz 221 236 t wustdby wakeup from standby mode ulp bit = 1 and fwu bit = 1 f hclk = msi = 2.1 mhz 58 104 wakeup from standby mode fwu bit = 0 f hclk = msi = 2.1 mhz 2.6 3.25 ms
electrical characteristics stm32l151xe and stm32l152xe 76/132 docid025433 rev 5 6.3.6 external clock source characteristics high-speed external user clock generated from an external source in bypass mode the hse oscillator is switched off and the input pin is a standard gpio.the external clock signal has to respect the i/o characteristics in section 6.3.12 . however, the recommended clock input waveform is shown in figure 14 . figure 14. high-speed external clock source ac timing diagram table 26. high-speed external user clock characteristics (1) 1. guaranteed by design, not tested in production. symbol parameter conditions min typ max unit f hse_ext user external clock source frequency css is on or pll is used 1 8 32 mhz css is off, pll not used 0 8 32 mhz v hseh osc_in input pin high level voltage - 0.7v dd -v dd v v hsel osc_in input pin low level voltage v ss - 0.3v dd t w(hseh) t w(hsel) osc_in high or low time 12 - - ns t r(hse) t f(hse) osc_in rise or fall time - - 20 c in(hse) osc_in input capacitance - 2.6 - pf 069 9 +6(+ w i +6(   7 +6( w w u +6( 9 +6(/ w z +6(+ w z +6(/
docid025433 rev 5 77/132 stm32l151xe and stm32l152xe electrical characteristics 113 low-speed external user clock generated from an external source the characteristics given in the following table result from tests performed using a low- speed external clock source, and under the conditions summarized in table 13 . figure 15. low-speed external clock source ac timing diagram high-speed external clock generated from a crystal/ceramic resonator the high-speed external (hse) clock can be supplied with a 1 to 24 mhz crystal/ceramic resonator oscillator. all the information given in this paragraph are based on characterization results obtained with typical external components specified in table 28 . in the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). table 27. low-speed external user clock characteristics (1) 1. guaranteed by design, not tested in production symbol parameter conditions min typ max unit f lse_ext user external clock source frequency - 1 32.768 1000 khz v lseh osc32_in input pin high level voltage 0.7v dd -v dd v v lsel osc32_in input pin low level voltage v ss - 0.3v dd t w(lseh) t w(lsel) osc32_in high or low time 465 - - ns t r(lse) t f(lse) osc32_in rise or fall time - - 10 c in(lse) osc32_in input capacitance - - 0.6 - pf 069 9 /6(+ w i /6(   7 /6( w w u /6( 9 /6(/ w z /6(+ w z /6(/
electrical characteristics stm32l151xe and stm32l152xe 78/132 docid025433 rev 5 for c l1 and c l2 , it is recommended to use high-quality external ceramic capacitors in the 5 pf to 25 pf range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see figure 16 ). c l1 and c l2 are usually the same size. the crystal manufacturer typically specifies a load capacitance which is the series combination of c l1 and c l2 . pcb and mcu pin capacitance must be included (10 pf can be used as a rough estimate of the combined pin and board capacitance) when sizing c l1 and c l2 . refer to the application note an2867 ?oscillator design guide for st microcontrollers? available from the st website www.st.com. table 28. hse oscillator characteristics (1)(2) symbol parameter conditions min typ max unit f osc_in oscillator frequency - 1 24 mhz r f feedback resistor - - 200 - k c recommended load capacitance versus equivalent serial resistance of the crystal (r s ) (3) r s = 30 -20 - pf i hse hse driving current v dd = 3.3 v, v in = v ss with 30 pf load -- 3 ma i dd(hse) hse oscillator power consumption c = 20 pf f osc = 16 mhz -- 2.5 (startup) 0.7 (stabilized) ma c = 10 pf f osc = 16 mhz -- 2.5 (startup) 0.46 (stabilized) g m oscillator transconductance startup 3.5 - - ma /v t su(hse) (4) startup time v dd is stabilized - 1 - ms 1. resonator characteristics given by the crystal/ceramic resonator manufacturer. 2. guaranteed by characterization results, not tested in production. 3. the relatively low value of the rf resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. however, it is recommended to take this point into account if the mcu is used in tough humidity conditions. 4. t su(hse) is the startup time measured from the moment it is enabled (by software) to a stabilized 8 mhz oscillation is reached. this value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.
docid025433 rev 5 79/132 stm32l151xe and stm32l152xe electrical characteristics 113 figure 16. hse oscillator circuit diagram 1. r ext value depends on the crystal characteristics. low-speed external clock generated from a crystal/ceramic resonator the low-speed external (lse) clock can be supplied with a 32.768 khz crystal/ceramic resonator oscillator. all the information given in this paragraph are based on characterization results obtained with typical external components specified in table 29 . in the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). table 29. lse oscillator characteristics (f lse = 32.768 khz) (1) 1. guaranteed by characterization results, not tested in production. symbol parameter conditions min typ max unit f lse low speed external oscillator frequency - - 32.768 - khz r f feedback resistor - - 1.2 - m c (2) 2. refer to the note and caution paragraphs below the table, and to the application note an2867 ?oscillator design guide for st microcontrollers?. recommended load capacitance versus equivalent serial resistance of the crystal (r s ) (3) 3. the oscillator selection can be optimized in terms of supply current using an high quality resonator with small r s value for example msiv-tin32.768khz. refer to crystal manufacturer for more details. r s = 30 k -8 -pf i lse lse driving current v dd = 3.3 v, v in = v ss - - 1.1 a i dd (lse) lse oscillator current consumption v dd = 1.8 v - 450 - na v dd = 3.0 v - 600 - v dd = 3.6v - 750 - g m oscillator transconductance - 3 - - a/v t su(lse) (4) startup time v dd is stabilized - 1 - s 26&b287 26&b,1 i +6( wrfruh & / & / 5 ) 670 5hvrqdwru &rqvxpswlrq frqwuro j p 5 p & p / p & 2 5hvrqdwru dle
electrical characteristics stm32l151xe and stm32l152xe 80/132 docid025433 rev 5 note: for c l1 and c l2 , it is recommended to use high-quality ceramic capacitors in the 5 pf to 15 pf range selected to match the requirements of the crystal or resonator (see figure 17 ). c l1 and c l2, are usually the same size. the crystal manufacturer typically specifies a load capacitance which is the series combination of c l1 and c l2 . load capacitance c l has the following formula: c l = c l1 x c l2 / ( c l1 + c l2 ) + c stray where c stray is the pin capacitance and board or trace pcb-related capacitance. typically, it is between 2 pf and 7 pf. caution: to avoid exceeding the maximum value of c l1 and c l2 (15 pf) it is strongly recommended to use a resonator with a load capacitance c l 7 pf. never use a resonator with a load capacitance of 12.5 pf. example: if you choose a resonator with a load capacitance of c l = 6 pf and c stray = 2 pf, then c l1 = c l2 = 8 pf. figure 17. typical application with a 32.768 khz crystal 4. t su(lse) is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 khz oscillation is reached. this value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. dle 26&b287 26&b,1 i /6( &/ 5 ) 670/[[ n+] uhvrqdwru &/ 5hvrqdwruzlwk lqwhjudwhgfdsdflwruv %ldv frqwuroohg jdlq
docid025433 rev 5 81/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.7 internal clock source characteristics the parameters given in table 30 are derived from tests performed under the conditions summarized in table 13 . high-speed internal (hsi) rc oscillator low-speed internal (lsi) rc oscillator table 30. hsi oscillator characteristics symbol parameter conditions min typ max unit f hsi frequency v dd = 3.0 v - 16 - mhz trim (1)(2) 1. the trimming step differs depending on the trimming code. it is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xe0). hsi user-trimmed resolution trimming code is not a multiple of 16 - 0.4 0.7 % trimming code is a multiple of 16 - - 1.5 % acc hsi (2) 2. guaranteed by characterization results, not tested in production. accuracy of the factory-calibrated hsi oscillator v dda = 3.0 v, t a = 25 c -1 (3) 3. guaranteed by test in production. -1 (3) % v dda = 3.0 v, t a = 0 to 55 c -1.5 - 1.5 % v dda = 3.0 v, t a = -10 to 70 c -2 - 2 % v dda = 3.0 v, t a = -10 to 85 c -2.5 - 2 % v dda = 3.0 v, t a = -10 to 105 c -4 - 2 % v dda = 1.65 v to 3.6 v t a = -40 to 105 c -4 - 3 % t su(hsi) (2) hsi oscillator startup time - - 3.7 6 s i dd(hsi) (2) hsi oscillator power consumption - - 100 140 a table 31. lsi oscillator characteristics symbol parameter min typ max unit f lsi (1) 1. guaranteed by test in production. lsi frequency 26 38 56 khz d lsi (2) 2. this is a deviation for an individual part, once the initial frequency has been measured. lsi oscillator frequency drift 0c t a 105c -10 - 4 % t su(lsi) (3) 3. guaranteed by design, not tested in production. lsi oscillator startup time - - 200 s i dd(lsi) (3) lsi oscillator power consumption - 400 510 na
electrical characteristics stm32l151xe and stm32l152xe 82/132 docid025433 rev 5 multi-speed internal (msi) rc oscillator table 32. msi oscillator characteristics symbol parameter condition typ max unit f msi frequency after factory calibration, done at v dd = 3.3 v and t a = 25 c msi range 0 65.5 - khz msi range 1 131 - msi range 2 262 - msi range 3 524 - msi range 4 1.05 - mhz msi range 5 2.1 - msi range 6 4.2 - acc msi frequency error after factory calibration - 0.5 - % d temp(msi) (1) msi oscillator frequency drift 0 c t a 105 c - 3-% d volt(msi) (1) msi oscillator frequency drift 1.65 v v dd 3.6 v, t a = 25 c - - 2.5 %/v i dd(msi) (2) msi oscillator power consumption msi range 0 0.75 - a msi range 1 1 - msi range 2 1.5 - msi range 3 2.5 - msi range 4 4.5 - msi range 5 8 - msi range 6 15 - t su(msi) msi oscillator startup time msi range 0 30 - s msi range 1 20 - msi range 2 15 - msi range 3 10 - msi range 4 6 - msi range 5 5 - msi range 6, voltage range 1 and 2 3.5 - msi range 6, voltage range 3 5-
docid025433 rev 5 83/132 stm32l151xe and stm32l152xe electrical characteristics 113 t stab(msi) (2) msi oscillator stabilization time msi range 0 - 40 s msi range 1 - 20 msi range 2 - 10 msi range 3 - 4 msi range 4 - 2.5 msi range 5 - 2 msi range 6, voltage range 1 and 2 -2 msi range 3, voltage range 3 -3 f over(msi) msi oscillator frequency overshoot any range to range 5 -4 mhz any range to range 6 -6 1. this is a deviation for an individual part, once the initial frequency has been measured. 2. guaranteed by characterization results, not tested in production. table 32. msi oscillator characteristics (continued) symbol parameter condition typ max unit
electrical characteristics stm32l151xe and stm32l152xe 84/132 docid025433 rev 5 6.3.8 pll characteristics the parameters given in table 33 are derived from tests performed under the conditions summarized in table 13 . 6.3.9 memory characteristics the characteristics are given at t a = -40 to 105 c unless otherwise specified. ram memory table 33. pll characteristics symbol parameter value unit min typ max (1) 1. guaranteed by characterization results, not tested in production. f pll_in pll input clock (2) 2. take care of using the appropriate multiplier factors so as to have pll input clock values compatible with the range defined by f pll_out . 2 - 24 mhz pll input clock duty cycle 45 - 55 % f pll_out pll output clock 2 - 32 mhz t lock pll lock time pll input = 16 mhz pll vco = 96 mhz - 115 160 s jitter cycle-to-cycle jitter - - 600 ps i dda (pll) current consumption on v dda - 220 450 a i dd (pll) current consumption on v dd - 120 150 table 34. ram and hardware registers symbol parameter conditions min typ max unit vrm data retention mode (1) 1. minimum supply voltage without losing data stored in ram (in stop mode or under reset) or in hardware registers (only in stop mode). stop mode (or reset) 1.65 - - v
docid025433 rev 5 85/132 stm32l151xe and stm32l152xe electrical characteristics 113 flash memory and data eeprom table 35. flash memory and data eeprom characteristics symbol parameter conditions min typ max (1) 1. guaranteed by design, not tested in production. unit v dd operating voltage read / write / erase - 1.65 - 3.6 v t prog programming/ erasing time for byte / word / double word / half-page erasing - 3.28 3.94 ms programming - 3.28 3.94 i dd average current during the whole programming / erase operation t a = 25 c, v dd = 3.6 v - 600 - a maximum current (peak) during the whole programming / erase operation - 1.5 2.5 ma table 36. flash memory and data eeprom endurance and retention symbol parameter conditions value unit min (1) 1. guaranteed by characterization results, not tested in production. typ max n cyc (2) cycling (erase / write) program memory t a = -40c to 105 c 10 -- kcycles cycling (erase / write) eeprom data memory 300 -- t ret (2) 2. characterization is done according to jedec jesd22-a117. data retention (program memory) after 10 kcycles at t a = 85 c t ret = +85 c 30 - - years data retention (eeprom data memory) after 300 kcycles at t a = 85 c 30 - - data retention (program memory) after 10 kcycles at t a = 105 c t ret = +105 c 10 - - data retention (eeprom data memory) after 300 kcycles at t a = 105 c 10 - -
electrical characteristics stm32l151xe and stm32l152xe 86/132 docid025433 rev 5 6.3.10 emc characteristics susceptibility tests are performed on a sample basis during device characterization. functional ems (electromagnetic susceptibility) while a simple application is executed on the device (toggling 2 leds through i/o ports). the device is stressed by two electromagnetic events until a failure occurs. the failure is indicated by the leds: ? electrostatic discharge (esd) (positive and negative) is applied to all device pins until a functional disturbance occurs. this test is compliant with the iec 61000-4-2 standard. ? ftb : a burst of fast transient voltage (positive and negative) is applied to v dd and v ss through a 100 pf capacitor, until a functional disturbance occurs. this test is compliant with the iec 61000-4-4 standard. a device reset allows normal operations to be resumed. the test results are given in table 37 . they are based on the ems levels and classes defined in application note an1709. designing hardened software to avoid noise problems emc characterization and optimization are performed at component level with a typical application environment and simplified mcu software. it should be noted that good emc performance is highly dependent on the user application and the software in particular. therefore it is recommended that the user applies emc software optimization and prequalification tests in relation with the emc level requested for his application. software recommendations the software flowchart must include the management of runaway conditions such as: ? corrupted program counter ? unexpected reset ? critical data corruption (control registers...) prequalification trials most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the nrst pin or the oscillator pins for 1 second. table 37. ems characteristics symbol parameter conditions level/ class v fesd voltage limits to be applied on any i/o pin to induce a functional disturbance v dd = 3.3 v, lqfp144, t a = +25 c, f hclk = 32 mhz conforms to iec 61000-4-2 4b v eftb fast transient voltage burst limits to be applied through 100 pf on v dd and v ss pins to induce a functional disturbance v dd = 3.3 v, lqfp144, t a = +25 c, f hclk = 32 mhz conforms to iec 61000-4-4 4a
docid025433 rev 5 87/132 stm32l151xe and stm32l152xe electrical characteristics 113 to complete these trials, esd stress can be applied directly on the device, over the range of specification values. when unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note an1015). electromagnetic interference (emi) the electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 leds through the i/o ports). this emission test is compliant with iec 61967-2 standard which specifies the test board and the pin loading. 6.3.11 electrical sensitivity characteristics based on three different tests (esd, lu) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. electrostatic discharge (esd) electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. the sample size depends on the number of supply pins in the device (3 parts (n+1) supply pins). this test conforms to the jesd22-a114/c101 standard. table 38. emi characteristics symbol parameter conditions monitored frequency band max vs. frequency range unit 4 mhz voltage range 3 16 mhz voltage range 2 32 mhz voltage range 1 s emi peak level v dd = 3.6 v, t a = 25 c, lqfp144 package compliant with iec 61967-2 0.1 to 30 mhz -14 -6 -4 db v 30 to 130 mhz -11 0 9 130 mhz to 1ghz -7 -1 9 sae emi level 1 2 2.5 - table 39. esd absolute maximum ratings symbol ratings conditions class maximum value (1) 1. guaranteed by characterization results, not tested in production. unit v esd(hbm) electrostatic discharge voltage (human body model) t a = +25 c, conforming to jesd22-a114 2 2000 v v esd(cdm) electrostatic discharge voltage (charge device model) t a = +25 c, conforming to ansi/esd stm5.3.1. lqfp144 package ii 250 v packages except lqfp144 500
electrical characteristics stm32l151xe and stm32l152xe 88/132 docid025433 rev 5 static latch-up two complementary static tests are required on six parts to assess the latch-up performance: ? a supply overvoltage is applied to each power supply pin ? a current injection is applied to each input, output and configurable i/o pin these tests are compliant with eia/jesd 78a ic latch-up standard. 6.3.12 i/o current injection characteristics as a general rule, current injection to the i/o pins, due to external voltage below v ss or above v dd (for standard pins) should be avoided during normal product operation. however, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. functional susceptibility to i/o current injection while a simple application is executed on the device, the device is stressed by injecting current into the i/o pins programmed in floating input mode. while current is injected into the i/o pin, one at a time, the device is checked for functional failures. the failure is indicated by an out of range parameter: adc error above a certain limit (higher than 5 lsb tue), out of conventional limits of induced leakage current on adjacent pins (out of ?5 a/+0 a range), or other functional failure (for example reset occurrence oscillator frequency deviation, lcd levels). the test results are given in the table 41 . table 40. electrical sensitivities symbol parameter conditions class lu static latch-up class t a = +105 c conforming to jesd78a ii level a table 41. i/o current injection susceptibility symbol description functional susceptibility unit negative injection positive injection i inj injected current on all 5 v tolerant (ft) pins -5 (1) 1. it is recommended to add a schottky diode (pin to ground) to analog pins which may potentially inject negative currents. na ma injected current on boot0 -0 na injected current on any other pin -5 (1) +5
docid025433 rev 5 89/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.13 i/o port characteristics general input/output characteristics unless otherwise specified, the parameters given in table 48 are derived from tests performed under the conditions summarized in table 13 . all i/os are cmos and ttl compliant. table 42. i/o static characteristics symbol parameter conditions min typ max unit v il input low level voltage tc and ft i/o - - 0.3 v dd (1)(2) v boot0 - - 0.14 v dd (2) v ih input high level voltage tc i/o 0.45 v dd +0.38 (2) -- ft i/o 0.39 v dd +0.59 (2) -- boot0 0.15 v dd +0.56 (2) -- v hys i/o schmitt trigger voltage hysteresis (2) tc and ft i/o - 10% v dd (3) - boot0 - 0.01 - i lkg input leakage current (4) v ss v in v dd i/os with lcd - - 50 na v ss v in v dd i/os with analog switches - - 50 v ss v in v dd i/os with analog switches and lcd - - 50 v ss v in v dd i/os with usb - - 250 v ss v in v dd tc and ft i/os - - 50 ft i/o v dd v in 5v - - 10 a r pu weak pull-up equivalent resistor (5)(1) v in = v ss 30 45 60 k r pd weak pull-down equivalent resistor (5) v in = v dd 30 45 60 k c io i/o pin capacitance - - 5 - pf 1. guaranteed by test in production 2. guaranteed by design, not tested in production. 3. with a minimum of 200 mv. 4. the max. value may be exceeded if negative current is injected on adjacent pins. 5. pull-up and pull-down resistors are designed with a true resistance in series with a switchable pmos/nmos. this mos/nmos contribution to the series resistance is minimum (~10% order).
electrical characteristics stm32l151xe and stm32l152xe 90/132 docid025433 rev 5 output driving current the gpios (general purpose input/outputs) can sink or source up to 8 ma, and sink or source up to 20 ma with the non-standard v ol /v oh specifications given in table 43 . in the user application, the number of i/o pins which can drive current must be limited to respect the absolute maximum rating specified in section 6.2 : ? the sum of the currents sourced by all the i/os on v dd, plus the maximum run consumption of the mcu sourced on v dd, cannot exceed the absolute maximum rating i vdd( ) (see table 11 ). ? the sum of the currents sunk by all the i/os on v ss plus the maximum run consumption of the mcu sunk on v ss cannot exceed the absolute maximum rating i vss( ) (see table 11 ). output voltage levels unless otherwise specified, the parameters given in table 43 are derived from tests performed under the conditions summarized in table 13 . all i/os are cmos and ttl compliant. table 43. output voltage characteristics symbol parameter conditions min max unit v ol (1)(2) 1. the i io current sunk by the device must always respect the absolute maximum rating specified in table 11 and the sum of i io (i/o ports and control pins) must not exceed i vss . 2. guaranteed by test in production. output low level voltage for an i/o pin i io = 8 ma 2.7 v < v dd < 3.6 v - 0.4 v v oh (2)(3) 3. the i io current sourced by the device must always respect the absolute maximum rating specified in table 11 and the sum of i io (i/o ports and control pins) must not exceed i vdd . output high level voltage for an i/o pin v dd -0.4 - v ol (3)(4) output low level voltage for an i/o pin i io = 4 ma 1.65 v < v dd < 3.6 v - 0.45 v oh (3)(4) output high level voltage for an i/o pin v dd -0.45 - v ol (1)(4) 4. guaranteed by characterization results, not tested in production. output low level voltage for an i/o pin i io = 20 ma 2.7 v < v dd < 3.6 v - 1.3 v oh (3)(4) output high level voltage for an i/o pin v dd -1.3 -
docid025433 rev 5 91/132 stm32l151xe and stm32l152xe electrical characteristics 113 input/output ac characteristics the definition and values of input/output ac characteristics are given in figure 18 and table 44 , respectively. unless otherwise specified, the parameters given in table 44 are derived from tests performed under the conditions summarized in table 13 . table 44. i/o ac characteristics (1) ospeedrx [1:0] bit value (1) symbol parameter conditions min max (2) unit 00 f max(io)out maximum frequency (3) c l = 50 pf, v dd = 2.7 v to 3.6 v - 400 khz c l = 50 pf, v dd = 1.65 v to 2.7 v - 400 t f(io)out t r(io)out output rise and fall time c l = 50 pf, v dd = 2.7 v to 3.6 v - 625 ns c l = 50 pf, v dd = 1.65 v to 2.7 v - 625 01 f max(io)out maximum frequency (3) c l = 50 pf, v dd = 2.7 v to 3.6 v-2 mhz c l = 50 pf, v dd = 1.65 v to 2.7 v - 1 t f(io)out t r(io)out output rise and fall time c l = 50 pf, v dd = 2.7 v to 3.6 v - 125 ns c l = 50 pf, v dd = 1.65 v to 2.7 v - 250 10 f max(io)out maximum frequency (3) c l = 50 pf, v dd = 2.7 v to 3.6 v-10 mhz c l = 50 pf, v dd = 1.65 v to 2.7 v - 2 t f(io)out t r(io)out output rise and fall time c l = 50 pf, v dd = 2.7 v to 3.6 v-25 ns c l = 50 pf, v dd = 1.65 v to 2.7 v - 125 11 f max(io)out maximum frequency (3) c l = 30 pf, v dd = 2.7 v to 3.6 v-50 mhz c l = 50 pf, v dd = 1.65 v to 2.7 v - 8 t f(io)out t r(io)out output rise and fall time c l = 30 pf, v dd = 2.7 v to 3.6 v-5 ns c l = 50 pf, v dd = 1.65 v to 2.7 v - 30 -t extipw pulse width of external signals detected by the exti controller -8- 1. the i/o speed is configured using the ospeedrx[1:0] bits. refer to the stm32l151xx, stm32l152xx and stm32l162xx reference manual for a description of gpio port configuration register. 2. guaranteed by design, not tested in production. 3. the maximum frequency is defined in figure 18 .
electrical characteristics stm32l151xe and stm32l152xe 92/132 docid025433 rev 5 figure 18. i/o ac characteristics definition 6.3.14 nrst pin characteristics the nrst pin input driver uses cmos technology. it is connected to a permanent pull-up resistor, r pu (see table 45 ) unless otherwise specified, the parameters given in table 45 are derived from tests performed under the conditions summarized in table 13 . aic    t r)/ out /54054 %84%2.!, /.p& -aximumfrequencyisachievedift r t f ?  4andifthedutycycleis     whenloadedbyp& 4 t f)/ out table 45. nrst pin characteristics symbol parameter conditions min typ max unit v il(nrst) (1) nrst input low level voltage - - - 0.3 v dd v v ih(nrst) (1) nrst input high level voltage - 0.39v dd +0.59 - - v ol(nrst) (1) nrst output low level voltage i ol = 2 ma 2.7 v < v dd < 3.6 v -- 0.4 i ol = 1.5 ma 1.65 v < v dd < 2.7 v -- v hys(nrst) (1) nrst schmitt trigger voltage hysteresis - - 10%v dd (2) -mv r pu weak pull-up equivalent resistor (3) v in = v ss 30 45 60 k v f(nrst) (1) nrst input filtered pulse ---50ns v nf(nrst) (3) nrst input not filtered pulse - 350 - - ns 1. guaranteed by design, not tested in production. 2. with a minimum of 200 mv. 3. the pull-up is designed with a true resistance in series with a switchable pmos. this pmos contribution to the series resistance is around 10%.
docid025433 rev 5 93/132 stm32l151xe and stm32l152xe electrical characteristics 113 figure 19. recommended nrst pin protection 1. the reset network protects the device against parasitic resets. 2. the user must ensure that the level on the nrst pin can go below the v il(nrst) max level specified in table 45 . otherwise the reset will not be taken into account by the device. 6.3.15 tim timer characteristics the parameters given in the table 46 are guaranteed by design. refer to section 6.3.13: i/o port characteristics for details on the input/output ction characteristics (output compare, input capture, external clock, pwm output). dle 670/[[ 5 38 1567  9 '' )lowhu ,qwhuqdouhvhw ?) ([whuqdouhvhwflufxlw  table 46. timx (1) characteristics 1. timx is used as a general term to refer to the tim2, tim3 and tim4 timers. symbol parameter conditions min max unit t res(tim) timer resolution time 1-t timxclk f timxclk = 32 mhz 31.25 - ns f ext timer external clock frequency on ch1 to ch4 0f timxclk /2 mhz f timxclk = 32 mhz 0 16 mhz res tim timer resolution - 16 bit t counter 16-bit counter clock period when internal clock is selected (timer?s prescaler disabled) - 1 65536 t timxclk f timxclk = 32 mhz 0.0312 2048 s t max_count maximum possible count - - 65536 65536 t timxclk f timxclk = 32 mhz - 134.2 s
electrical characteristics stm32l151xe and stm32l152xe 94/132 docid025433 rev 5 6.3.16 communications interfaces i 2 c interface characteristics the device i 2 c interface meets the requirements of the standard i 2 c communication protocol with the following restrictions: sda and scl are not ?true? open-drain i/o pins. when configured as open-drain, the pmos connected between the i/o pin and v dd is disabled, but is still present. the i 2 c characteristics are described in table 47 . refer also to section 6.3.13: i/o port characteristics for more details on the input/output ction characteristics (sda and scl) . table 47. i 2 c characteristics symbol parameter standard mode i 2 c (1) (2) 1. guaranteed by design, not tested in production. fast mode i 2 c (1) (2) 2. f pclk1 must be at least 2 mhz to achieve standard mode i 2 c frequencies. it must be at least 4 mhz to achieve fast mode i2c frequencies. it must be a multiple of 10 mhz to reach the 400 khz maximum i2c fast mode clock. unit min max min max t w(scll) scl clock low time 4.7 - 1.3 - s t w(sclh) scl clock high time 4.0 - 0.6 - t su(sda) sda setup time 250 - 100 - ns t h(sda) sda data hold time - 3450 (3) - 900 (3) 3. the maximum data hold time has only to be met if the interface does not stretch the low period of scl signal. t r(sda) t r(scl) sda and scl rise time - 1000 - 300 t f(sda) t f(scl) sda and scl fall time - 300 - 300 t h(sta) start condition hold time 4.0 - 0.6 - s t su(sta) repeated start condition setup time 4.7 - 0.6 - t su(sto) stop condition setup time 4.0 - 0.6 - s t w(sto:sta) stop to start condition time (bus free) 4.7 - 1.3 - s c b capacitive load for each bus line - 400 - 400 pf t sp pulse width of spikes that are suppressed by the analog filter 050 (4) 4. the minimum width of the spikes filtered by the analog filter is above t sp(max) . 050 (4) ns
docid025433 rev 5 95/132 stm32l151xe and stm32l152xe electrical characteristics 113 figure 20. i 2 c bus ac waveforms and measurement circuit 1. r s = series protection resistor. 2. r p = external pull-up resistor. 3. v dd_i2c is the i2c bus power supply. 4. measurement points are done at cmos levels: 0.3v dd and 0.7v dd. table 48. scl frequency (f pclk1 = 32 mhz, v dd = v dd_i2c = 3.3 v) (1)(2) 1. r p = external pull-up resistance, f scl = i 2 c speed. 2. for speeds around 200 khz, the tolerance on the achieved speed is of 5%. for other speed ranges, the tolerance on the achieved speed is 2%. these variations depend on the accuracy of the external components used to design the application. f scl (khz) i2c_ccr value r p = 4.7 k 400 0x801b 300 0x8024 200 0x8035 100 0x00a0 50 0x0140 20 0x0320 ]??? ^ dzd ^ z ^ z w / ? ? z w z ^ s z/? s z/? ^dd??>?? ^ ^> ? (~^ ? ?~^ ^> ? z~^d ? ~^<, ? ~^<> ? ?~^ ? ?~^< ? (~^< ? z~^ ^ dzdzwd ^ dzd ? ?~^d ? ?~^dk ^dkw ? ?~^dw^dk
electrical characteristics stm32l151xe and stm32l152xe 96/132 docid025433 rev 5 spi characteristics unless otherwise specified, the parameters given in the following table are derived from tests performed under the conditions summarized in table 13 . refer to section 6.3.12: i/o current injection characteristics for more details on the input/output alternate function characteristics (nss, sck, mosi, miso). table 49. spi characteristics (1) symbol parameter conditions min max (2) unit f sck 1/t c(sck) spi clock frequency master mode - 16 mhz slave mode - 16 slave transmitter - 12 (3) t r(sck) (2) t f(sck) (2) spi clock rise and fall time capacitive load: c = 30 pf - 6 ns ducy(sck) spi slave input clock duty cycle slave mode 30 70 % t su(nss) nss setup time slave mode 4t hclk - ns t h(nss) nss hold time slave mode 2t hclk - t w(sckh) (2) t w(sckl) (2) sck high and low time master mode t sck /2 ? 5t sck /2+3 t su(mi) (2) data input setup time master mode 5 - t su(si) (2) slave mode 6 - t h(mi) (2) data input hold time master mode 5 - t h(si) (2) slave mode 5 - t a(so) (4) data output access time slave mode 0 3t hclk t v(so) (2) data output valid time slave mode - 33 t v(mo) (2) data output valid time master mode - 6.5 t h(so) (2) data output hold time slave mode 17 - t h(mo) (2) master mode 0.5 - 1. the characteristics above are given for voltage range 1. 2. guaranteed by characterization results, not tested in production. 3. the maximum spi clock frequency in slave transmitter mode is given for an spi slave input clock duty cycle (ducy(sck)) ranging between 40 to 60%. 4. min time is for the minimum time to drive the output and max time is for the maximum time to validate the data.
docid025433 rev 5 97/132 stm32l151xe and stm32l152xe electrical characteristics 113 figure 21. spi timing diagram - slave mode and cpha = 0 figure 22. spi timing diagram - slave mode and cpha = 1 (1) 1. measurement points are done at cmos levels: 0.3v dd and 0.7v dd. dlf ^</v?? w,a  dk^/ / ewhd d/^k khd whd w,a  d^  k hd d^ /e /d khd >^ /e >^ khd wk>a wk>a /d /e e^^]v?? ?^h~e^^ ?~^< ?z~e^^ ?~^k ?~^<,?~^<> ?~^k ?z~^k ??~^<?(~^< ?]?~^k ??~^/ ?z~^/ dl ^</v?? w,a dk^ / /ewhd d/^ k khd w hd w,a d^  k h d d^ /e / d khd >^ /e >^ khd wk>a wk>a /d /e ? ^h~e^^ ? ~^< ? z~e^^ ? ~^k ? ~^>, ? ~^>> ? ~^k ? z~^k ? ?~^> ? (~^> ? ]?~^k ? ?~^/ ? z~^/ e^^]v??
electrical characteristics stm32l151xe and stm32l152xe 98/132 docid025433 rev 5 figure 23. spi timing diagram - master mode (1) 1. measurement points are done at cmos levels: 0.3v dd and 0.7v dd. dl 6&.,qsxw &3+$  026, 28787 0,62 ,13 87 &3+$  06 %,1 0 6%287 %, 7,1 /6%287 /6%,1 &32/  &32/  % , 7287 166lqsxw w f 6&. w z 6&/+ w z 6&// w u 6&/ w i 6&/ w k 0, +ljk 6&.,qsxw &3+$  &3+$  &32/  &32/  w vx 0, w y 02 w k 02
docid025433 rev 5 99/132 stm32l151xe and stm32l152xe electrical characteristics 113 usb characteristics the usb interface is usb-if certified (full speed). figure 24. usb timings: definition of data signal rise and fall time table 50. usb startup time symbol parameter max unit t startup (1) 1. guaranteed by design, not tested in production. usb transceiver startup time 1 s table 51. usb dc electrical characteristics symbol parameter conditions min. (1) 1. all the voltages are measured from the local ground potential. max. (1) unit input levels v dd usb operating voltage - 3.0 3.6 v v di (2) 2. guaranteed by characterization results, not tested in production. differential input sensitivity i(usb_dp, usb_dm) 0.2 - v v cm (2) differential common mode range includes v di range 0.8 2.5 v se (2) single ended receiver threshold - 1.3 2.0 output levels v ol (3) 3. guaranteed by test in production. static output level low r l of 1.5 k to 3.6 v (4) 4. r l is the load connected on the usb drivers. - 0.3 v v oh (3) static output level high r l of 15 k to v ss (4) 2.8 3.6 table 52. usb: full speed electrical characteristics driver characteristics (1) symbol parameter conditions min max unit t r rise time (2) c l = 50 pf 420ns t f fall time (2) c l = 50 pf 4 20 ns dl w i 66 w u 9 &56 9 'liihuhqwldo gdwdolqhv &urvvryhu srlqwv
electrical characteristics stm32l151xe and stm32l152xe 100/132 docid025433 rev 5 i2s characteristics note: refer to the i2s section of the product reference manual for more details about the sampling frequency (fs), f mck , f ck and d ck values. these values reflect only the digital peripheral behavior, source clock precision might slightly change them. dck depends mainly on the t rfm rise/ fall time matching t r /t f 90 110 % v crs output signal crossover voltage 1.3 2.0 v 1. guaranteed by design, not tested in production. 2. measured from 10% to 90% of the data signal. for more detailed informations, please refer to usb specification - chapter 7 (version 2.0). table 53. i2s characteristics symbol parameter conditions min max unit f mck i2s main clock output 256 x 8k 256xfs (1) 1. the maximum for 256xfs is 8 mhz mhz f ck i2s clock frequency master data: 32 bits - 64xfs mhz slave data: 32 bits - 64xfs d ck i2s clock frequency duty cycle slave receiver, 48khz 30 70 % t r(ck) i2s clock rise time capacitive load cl=30pf - 8 ns t f(ck) i2s clock fall time 8 t v(ws) ws valid time master mode 4 24 t h(ws) ws hold time master mode 0 - t su(ws) ws setup time slave mode 15 - t h(ws) ws hold time slave mode 0 - t su(sd_mr) data input setup time master receiver 8 - t su(sd_sr) data input setup time slave receiver 9 - t h(sd_mr) data input hold time master receiver 5 - t h(sd_sr) slave receiver 4 - t v(sd_st) data output valid time slave transmitter (after enable edge) -64 t h(sd_st) data output hold time slave transmitter (after enable edge) 22 - t v(sd_mt) data output valid time master transmitter (after enable edge) -12 t h(sd_mt) data output hold time master transmitter (after enable edge) 8- table 52. usb: full speed electrical characteristics (continued) driver characteristics (1) symbol parameter conditions min max unit
docid025433 rev 5 101/132 stm32l151xe and stm32l152xe electrical characteristics 113 odd bit value, digital contribution leads to a min of (i2sdiv/(2*i2sdiv+odd) and a max of (i2sdiv+odd)/(2*i2sdiv+odd). fs max is supported for each mode/condition. figure 25. i 2 s slave timing diagram (philips protocol) (1) 1. measurement points are done at cmos levels: 0.3 v dd and 0.7 v dd . 2. lsb transmit/receive of the previously transmitted byte. no lsb transmit/receive is sent before the first byte. figure 26. i 2 s master timing diagram (philips protocol) (1) 1. guaranteed by characterization results, not tested in production. 2. lsb transmit/receive of the previously transmitted byte. no lsb transmit/receive is sent before the first byte. &.,qsxw &32/  &32/  w f &. :6lqsxw 6' wudqvplw 6' uhfhlyh w z &.+ w z &./ w vx :6 w y 6'b67 w k 6'b67 w k :6 w vx 6'b65 w k 6'b65 06%uhfhlyh %lwquhfhlyh /6%uhfhlyh 06%wudqvplw %lwqwudqvplw /6%wudqvplw dle /6%uhfhlyh  /6%wudqvplw  #+output #0/, #0/, t c#+ 73output 3$ receive 3$ transmit t w#+( t w#+, t su3$?-2 t v3$?-4 t h3$?-4 t h73 t h3$?-2 -3"receive "itnreceive ,3"receive -3"transmit "itntransmit ,3"transmit aib t f#+ t r#+ t v73 ,3"receive  ,3"transmit 
electrical characteristics stm32l151xe and stm32l152xe 102/132 docid025433 rev 5 6.3.17 12-bit adc characteristics unless otherwise specified, the parameters given in table 55 are guaranteed by design. table 54. adc clock frequency symbol parameter conditions min max unit f adc adc clock frequency voltage range 1 & 2 2.4 v v dda 3.6 v v ref+ = v dda 0.480 16 mhz v ref+ < v dda v ref+ > 2.4 v 8 v ref+ < v dda v ref+ 2.4 v 4 1.8 v v dda 2.4 v v ref+ = v dda 8 v ref+ < v dda 4 voltage range 3 4 table 55. adc characteristics symbol parameter conditions min typ max unit v dda power supply - 1.8 - 3.6 v v ref+ positive reference voltage - 1.8 (1) -v dda v ref- negative reference voltage - - v ssa - i vdda current on the v dda input pin - - 1000 1450 a i vref (2) current on the v ref input pin peak - 400 700 average - 450 v ain conversion voltage range (3) -0 (4) -v ref+ v f s 12-bit sampling rate direct channels - - 1 msps multiplexed channels - - 0.76 10-bit sampling rate direct channels - - 1.07 msps multiplexed channels - - 0.8 8-bit sampling rate direct channels - - 1.23 msps multiplexed channels - - 0.89 6-bit sampling rate direct channels - - 1.45 msps multiplexed channels - - 1
docid025433 rev 5 103/132 stm32l151xe and stm32l152xe electrical characteristics 113 t s (5) sampling time direct channels 2.4 v v dda 3.6 v 0.25 - - s multiplexed channels 2.4 v v dda 3.6 v 0.56 - - direct channels 1.8 v v dda 2.4 v 0.56 - - multiplexed channels 1.8 v v dda 2.4 v 1-- - 4 - 384 1/f adc t conv total conversion time (including sampling time) f adc = 16 mhz 1 - 24.75 s - 4 to 384 (sampling phase) +12 (successive approximation) 1/f adc c adc internal sample and hold capacitor direct channels - 16 - pf multiplexed channels - - f trig external trigger frequency regular sequencer 12-bit conversions - - tconv+1 1/f adc 6/8/10-bit conversions - - tconv 1/f adc f trig external trigger frequency injected sequencer 12-bit conversions - - tconv+2 1/f adc 6/8/10-bit conversions - - tconv+1 1/f adc r ain (6) signal source impedance - - 50 k t lat injection trigger conversion latency f adc = 16 mhz 219 - 281 ns - 3.5 - 4.5 1/f adc t latr regular trigger conversion latency f adc = 16 mhz 156 - 219 ns - 2.5 - 3.5 1/f adc t stab power-up time - - - 3.5 s 1. the vref+ input can be grounded if neither the adc nor the dac are used (this allows to shut down an external voltage reference). 2. the current consumption through vref is composed of two parameters: - one constant (max 300 a) - one variable (max 400 a), only during sampling time + 2 first conversion pulses so, peak consumption is 300+400 = 700 a and average consumption is 300 + [(4 sampling + 2) /16] x 400 = 450 a at 1msps 3. v ref+ can be internally connected to v dda and v ref- can be internally connected to v ssa , depending on the package. refer to section 4: pin descriptions for further details. 4. v ssa or v ref- must be tied to ground. 5. minimum sampling time is reached for an external input impedance limited to a value as defined in table 57: maximum source impedance rain max 6. external impedance has another high value limitation when using short sampling time as defined in table 57: maximum source impedance rain max table 55. adc characteristics (continued) symbol parameter conditions min typ max unit
electrical characteristics stm32l151xe and stm32l152xe 104/132 docid025433 rev 5 table 56. adc accuracy (1)(2) symbol parameter test conditions min (3) typ max (3) unit et total unadjusted error 2.4 v v dda 3.6 v 2.4 v v ref+ 3.6 v f adc = 8 mhz, r ain = 50 t a = -40 to 105 c - 2.5 4 lsb eo offset error - 1 2 eg gain error - 1.5 3.5 ed differential linearity error - 1 2 el integral linearity error - 2.2 3 enob effective number of bits 2.4 v v dda 3.6 v v dda = v ref+ f adc = 16 mhz, r ain = 50 t a = -40 to 105 c f input =10khz 9.2 10 - bits sinad signal-to-noise and distortion ratio 57.5 62 - db snr signal-to-noise ratio 57.5 62 - thd total harmonic distortion - -70 -65 enob effective number of bits 1.8 v v dda 2.4 v v dda = v ref+ f adc = 8 mhz or 4 mhz, r ain = 50 t a = -40 to 105 c f input =10khz 9.2 10 - bits sinad signal-to-noise and distortion ratio 57.5 62 - db snr signal-to-noise ratio 57.5 62 - thd total harmonic distortion - -70 -65 et total unadjusted error 2.4 v v dda 3.6 v 1.8 v v ref+ 2.4 v f adc = 4 mhz, r ain = 50 t a = -40 to 105 c - 4 6.5 lsb eo offset error - 1.5 4 eg gain error - 3.5 6 ed differential linearity error - 1 2 el integral linearity error - 2.5 3 et total unadjusted error 1.8 v v dda 2.4 v 1.8 v v ref+ 2.4 v f adc = 4 mhz, r ain = 50 t a = -40 to 105 c -23 lsb eo offset error - 1 1.5 eg gain error - 1.5 2 ed differential linearity error - 1 2 el integral linearity error - 2.2 3 1. adc dc accuracy values are measured after internal calibration. 2. adc accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. it is recommended to add a schottky diode (pin to ground) to analog pins which may potentially inject negative currents. any positive injection current within the limits specified for i inj(pin) and i inj(pin) in section 6.3.12 does not affect the adc accuracy. 3. guaranteed by characterization results, not tested in production.
docid025433 rev 5 105/132 stm32l151xe and stm32l152xe electrical characteristics 113 figure 27. adc accuracy characteristics figure 28. typical connection diagram using the adc 1. refer to table 57: maximum source impedance rain max for the value of r ain and table 55: adc characteristics for the value of c adc . 2. c parasitic represents the capacitance of the pcb (dependent on soldering and pcb layout quality) plus the pad capacitance (roughly 7 pf). a high c parasitic value will downgrade conversion accuracy. to remedy this, f adc should be reduced. ( 2 ( * / 6% ,'($/  ([dpsohridqdfwxdowudqvihufxuyh  7khlghdowudqvihufxuyh  (qgsrlqwfruuhodwlrqolqh (7 7rwdo xqdmxvwhghuurupd[lpxpghyldwlrq ehwzhhqwkhdfwxdodqgwkhlghdowudqihufxuyhv (2 2iivhwhuurughyldwlrqehwzhhqwkhiluvwdfwxdo wudqvlvlwrqdqgwkhiluvwlghdorqh (* *dlqhurughyldwlrqehwzhhqwkhodvwlghdo wudqvlwlrqdqgwkhodvwdfwxdorqh (' 'liihuhqwldo olqhdulw\ huuru pd[lpxp ghyldwlrq ehwzhhqdfwxdovwhsvdqglghdorqh (/ ,qwhjudoolqhdulw\huurupd[lpxpghyldwlrq ehwzhhqdq\dfwxdowudqvlwlrqdqgwkhhqgsrlqw fruuhodwlrqrqh                    ( 7 ( ' ( /  9''$ 966$ dle 9 5()  rughshqglqjrqsdfndjh @ 9 ''$  >/6% ,'($/     dlh 670/[[ 9 ''$ $,1[ ,/?q$ 5 $,1  & sdudvlwlf 9 $,1 elw frqyhuwhu & $'&  6dpsohdqgkrog $'&frqyhuwhu
electrical characteristics stm32l151xe and stm32l152xe 106/132 docid025433 rev 5 figure 29. maximum dynamic current consumption on v ref+ supply pin during adc conversion general pcb design guidelines power supply decoupling should be performed as shown in figure 11 . the applicable procedure depends on whether v ref+ is connected to v dda or not. the 100 nf capacitors should be ceramic (good quality). they should be placed as close as possible to the chip. adc clock sampling (n cycles) conversion (12 cycles) i ref+ 300a 700a table 57. maximum source impedance r ain max (1) ts ( s) r ain max (k ) ts (cycles) f adc = 16 mhz (2) multiplexed channels direct channels 2.4 v < v dda < 3.6 v 1.8 v < v dda < 2.4 v 2.4 v < v dda < 3.6 v 1.8 v < v dda < 2.4 v 0.25 not allowed not allowed 0.7 not allowed 4 0.5625 0.8 not allowed 2.0 1.0 9 1 2.0 0.8 4.0 3.0 16 1.5 3.0 1.8 6.0 4.5 24 3 6.8 4.0 15.0 10.0 48 6 15.0 10.0 30.0 20.0 96 12 32.0 25.0 50.0 40.0 192 24 50.0 50.0 50.0 50.0 384 1. guaranteed by design, not tested in production. 2. number of samples calculated for f adc = 16 mhz. for f adc = 8 and 4 mhz the number of sampling cycles can be reduced with respect to the minimum sampling time ts ( s),
docid025433 rev 5 107/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.18 dac electrical specifications data guaranteed by design, not tested in production, unless otherwise specified. table 58. dac characteristics symbol parameter conditions min typ max unit v dda analog supply voltage 1.8 - 3.6 v v ref+ reference supply voltage v ref+ must always be below v dda 1.8 - 3.6 v ref- lower reference voltage v ssa i ddvref+ (1) current consumption on v ref+ supply v ref+ = 3.3 v no load, middle code (0x800) - 130 220 a no load, worst code (0x000) - 220 350 i dda (1) current consumption on v dda supply v dda = 3.3 v no load, middle code (0x800) - 210 320 no load, worst code (0xf1c) - 320 520 r l (2) resistive load dac output buffer on 5- - k c l (2) capacitive load - - 50 pf r o output impedance dac output buffer off 12 16 20 k v dac_out voltage on dac_out output dac output buffer on 0.2 - v dda ? 0.2 v dac output buffer off 0.5 - v ref+ ? 1lsb mv dnl (1) differential non linearity (3) c l 50 pf, r l 5 k dac output buffer on - 1.5 3 lsb no r l , c l 50 pf dac output buffer off - 1.5 3 inl (1) integral non linearity (4) c l 50 pf, r l 5 k dac output buffer on -2 4 no r l , c l 50 pf dac output buffer off -2 4 offset (1) offset error at code 0x800 (5) c l 50 pf, r l 5 k dac output buffer on - 10 25 no r l , c l 50 pf dac output buffer off -5 8 offset1 (1) offset error at code 0x001 (6) no r l , c l 50 pf dac output buffer off - 1.5 5
electrical characteristics stm32l151xe and stm32l152xe 108/132 docid025433 rev 5 doffset/dt (1) offset error temperature coefficient (code 0x800) v dda = 3.3v v ref+ = 3.0v t a = 0 to 50 c dac output buffer off -20 -10 0 v/c v dda = 3.3v v ref+ = 3.0v t a = 0 to 50 c dac output buffer on 020 50 gain (1) gain error (7) c l 50 pf, r l 5 k dac output buffer on - +0.1 / -0.2% +0.2 / -0.5% % no r l , c l 50 pf dac output buffer off - +0 / -0.2% +0 / -0.4% dgain/dt (1) gain error temperature coefficient v dda = 3.3v v ref+ = 3.0v t a = 0 to 50 c dac output buffer off -10 -2 0 v/c v dda = 3.3v v ref+ = 3.0v t a = 0 to 50 c dac output buffer on -40 -8 0 tue (1) total unadjusted error c l 50 pf, r l 5 k dac output buffer on -12 30 lsb no r l , c l 50 pf dac output buffer off -8 12 t settling settling time (full scale: for a 12-bit code transition between the lowest and the highest input codes till dac_out reaches final value 1lsb c l 50 pf, r l 5 k -7 12 s update rate max frequency for a correct dac_out change (95% of final value) with 1 lsb variation in the input code c l 50 pf, r l 5 k - - 1 msps t wakeup wakeup time from off state (setting the enx bit in the dac control register) (8) c l 50 pf, r l 5 k -9 15 s psrr+ v dda supply rejection ratio (static dc measurement) c l 50 pf, r l 5 k - -60 -35 db 1. data based on characterization results. 2. connected between dac_out and v ssa . 3. difference between two consecutive codes - 1 lsb. table 58. dac characteristics (continued) symbol parameter conditions min typ max unit
docid025433 rev 5 109/132 stm32l151xe and stm32l152xe electrical characteristics 113 figure 30. 12-bit buffered /non-buffered dac 1. the dac integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. the buffer can be bypassed by configuring the boffx bit in the dac_cr register. 6.3.19 operational amplifier characteristics 4. difference between measured value at code i and the value at code i on a line drawn between code 0 and last code 4095. 5. difference between the value measured at code (0x800) and the ideal value = v ref+ /2. 6. difference between the value measured at code (0x001) and the ideal value. 7. difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xfff when buffer is off, and from code giving 0.2 v and (v dda ? 0.2) v when buffer is on. 8. in buffered mode, the output can overshoot above the final value for low input code (starting from min value). 5 / & / %xiihuhg1rqexiihuhg'$& '$&b287[ %xiihu  elw gljlwdowr dqdorj frqyhuwhu ai6 table 59. operational amplifier characteristics symbol parameter condition (1) min (2) typ max (2) unit cmir common mode input range - 0 - v dd vi offset input offset voltage maximum calibration range --- 15 mv after offset calibration --- 1.5 vi offset input offset voltage drift normal mode - - - 40 v/c low-power mode - - - 80 i ib input current bias dedicated input 75 c --1 na general purpose input --10 i load drive current normal mode - - - 500 a low-power mode - - - 100 i dd consumption normal mode no load, quiescent mode - 100 220 a low-power mode - 30 60 cmrr common mode rejection ration normal mode - - -85 - db low-power mode - - -90 -
electrical characteristics stm32l151xe and stm32l152xe 110/132 docid025433 rev 5 psrr power supply rejection ratio normal mode dc - -85 - db low-power mode - -90 - gbw bandwidth normal mode v dd >2.4 v 400 1000 3000 khz low-power mode 150 300 800 normal mode v dd <2.4 v 200 500 2200 low-power mode 70 150 800 sr slew rate normal mode v dd >2.4 v (between 0.1 v and v dd -0.1 v) - 700 - v/ms low-power mode v dd >2.4 v - 100 - normal mode v dd <2.4 v - 300 - low-power mode - 50 - ao open loop gain normal mode 55 100 - db low-power mode 65 110 - r l resistive load normal mode v dd <2.4 v 4- - k low-power mode 20 - - c l capacitive load - - - 50 pf voh sat high saturation voltage normal mode i load = max or r l = min v dd - 100 -- mv low-power mode v dd -50 - - vol sat low saturation voltage normal mode - - 100 low-power mode - - 50 ? m phase margin - - 60 - gm gain margin - - -12 - db t offtrim offset trim time: during calibration, minimum time needed between two steps to have 1 mv accuracy --1-ms t wakeup wakeup time normal mode c l 50 pf, r l 4 k -10- s low-power mode c l 50 pf, r l 20 k -30- 1. operating conditions are limited to junction temperature (0 c to 105 c) when v dd is below 2 v. otherwise to the full ambient temperature range (-40 c to 85 c, -40 c to 105 c). 2. guaranteed by characterization results, not tested in production. table 59. operational amplifier characteristics (continued) symbol parameter condition (1) min (2) typ max (2) unit
docid025433 rev 5 111/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.20 temperature sensor characteristics 6.3.21 comparator table 60. temperature sensor calibration values calibration value name description memory address ts_cal1 ts adc raw data acquired at temperature of 30 c 5 c v dda = 3 v 10 mv 0x1ff8 00fa - 0x1ff8 00fb ts_cal2 ts adc raw data acquired at temperature of 110 c 5 c v dda = 3 v 10 mv 0x1ff8 00fe - 0x1ff8 00ff table 61. temperature sensor characteristics symbol parameter min typ max unit t l (1) 1. guaranteed by characterization results, not tested in production. v sense linearity with temperature - 1 2c avg_slope (1) average slope 1.48 1.61 1.75 mv/c v 110 voltage at 110c 5c (2) 2. measured at v dd = 3 v 10 mv. v110 adc conversion result is stored in the ts_cal2 byte. 612 626.8 641.5 mv i dda (temp) (3) current consumption - 3.4 6 a t start (3) 3. guaranteed by design, not tested in production. startup time - - 10 s t s_temp (3) adc sampling time when reading the temperature 4- - table 62. comparator 1 characteristics symbol parameter conditions min (1) typ max (1) unit v dda analog supply voltage - 1.65 3.6 v r 400k r 400k value - - 400 - k r 10k r 10k value - - 10 - v in comparator 1 input voltage range - 0.6 - v dda v t start comparator startup time - - 7 10 s td propagation delay (2) --310 voffset comparator offset - - 3 10 mv d voffset /dt comparator offset variation in worst voltage stress conditions v dda = 3.6 v v in+ = 0 v v in- = v refint t a = 25 c 0 1.5 10 mv/1000 h i comp1 current consumption (3) - - 160 260 na
electrical characteristics stm32l151xe and stm32l152xe 112/132 docid025433 rev 5 1. guaranteed by characterization results, not tested in production. 2. the delay is characterized for 100 mv input step with 10 mv overdrive on the inverting input, the non- inverting input set to the reference. 3. comparator consumption only. internal reference voltage not included. table 63. comparator 2 characteristics symbol parameter conditions min typ max (1) 1. guaranteed by characterization results, not tested in production. unit v dda analog supply voltage - 1.65 - 3.6 v v in comparator 2 input voltage range - 0 - v dda v t start comparator startup time fast mode - 15 20 s slow mode - 20 25 t d slow propagation delay (2) in slow mode 2. the delay is characterized for 100 mv input step with 10 mv overdrive on the inverting input, the non- inverting input set to the reference. 1.65 v v dda 2.7 v - 1.8 3.5 2.7 v v dda 3.6 v - 2.5 6 t d fast propagation delay (2) in fast mode 1.65 v v dda 2.7 v - 0.8 2 2.7 v v dda 3.6 v - 1.2 4 v offset comparator offset error - 4 20 mv dthreshold/ dt threshold voltage temperature coefficient v dda = 3.3v t a = 0 to 50 c v- =v refint , 3/4 v refint , 1/2 v refint , 1/4 v refint . -15 30 ppm /c i comp2 current consumption (3) 3. comparator consumption only. internal reference voltage (necessary for comparator operation) is not included. fast mode - 3.5 5 a slow mode - 0.5 2
docid025433 rev 5 113/132 stm32l151xe and stm32l152xe electrical characteristics 113 6.3.22 lcd controller the device embeds a built-in step-up converter to provide a constant lcd reference voltage independently from the v dd voltage. an external capacitor c ext must be connected to the v lcd pin to decouple this converter. table 64. lcd controller characteristics symbol parameter min typ max unit v lcd lcd external voltage - - 3.6 v v lcd0 lcd internal reference voltage 0 - 2.6 - v lcd1 lcd internal reference voltage 1 - 2.73 - v lcd2 lcd internal reference voltage 2 - 2.86 - v lcd3 lcd internal reference voltage 3 - 2.98 - v lcd4 lcd internal reference voltage 4 - 3.12 - v lcd5 lcd internal reference voltage 5 - 3.26 - v lcd6 lcd internal reference voltage 6 - 3.4 - v lcd7 lcd internal reference voltage 7 - 3.55 - c ext v lcd external capacitance 0.1 - 2 f i lcd (1) 1. lcd enabled with 3 v internal step-up active, 1/8 duty, 1/4 bias, division ratio= 64, all pixels active, no lcd connected. supply current at v dd = 2.2 v - 3.3 - a supply current at v dd = 3.0 v - 3.1 - r htot (2) 2. guaranteed by design, not tested in production. low drive resistive network overall value 5.28 6.6 7.92 m r l (2) high drive resistive network total value 192 240 288 k v 44 segment/common highest level voltage - - v lcd v v 34 segment/common 3/4 level voltage - 3/4 v lcd - v v 23 segment/common 2/3 level voltage - 2/3 v lcd - v 12 segment/common 1/2 level voltage - 1/2 v lcd - v 13 segment/common 1/3 level voltage - 1/3 v lcd - v 14 segment/common 1/4 level voltage - 1/4 v lcd - v 0 segment/common lowest level voltage 0 - - vxx (3) 3. guaranteed by characterization results, not tested in production. segment/common level voltage error t a = -40 to 105 c -- 50 mv
package characteristics stm32l151xe and stm32l152xe 114/132 docid025433 rev 5 7 package characteristics 7.1 package mechanical data in order to meet environmental requirements, st offers these devices in different grades of ecopack ? packages, depending on their level of environmental compliance. ecopack ? specifications, grade definitions and product status are available at: www.st.com . ecopack ? is an st trademark. 7.1.1 lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package figure 31. lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package outline 1. drawing is not to scale. $ $ $ % % % e 0in identification         !!! b c ! , , k 3eatingplane # ccc # mm gageplane !?-%?6
docid025433 rev 5 115/132 stm32l151xe and stm32l152xe package characteristics 131 figure 32. lqfp144 recommended footprint 1. dimensions are in millimeters. table 65. lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data symbol millimeters inches (1) 1. values in inches are converted from mm and rounded to 4 decimal digits. min typ max min typ max a - - 1.600 - - 0.0630 a1 0.050 - 0.150 0.0020 - 0.0059 a2 1.350 1.400 1.450 0.0531 0.0551 0.0571 b 0.170 0.220 0.270 0.0067 0.0087 0.0106 c 0.090 - 0.200 0.0035 - 0.0079 d 21.800 22.000 22.200 0.8583 0.8661 0.8740 d1 19.800 20.000 20.200 0.7795 0.7874 0.7953 d3 - 17.500 - - 0.6890 - e 21.800 22.000 22.200 0.8583 0.8661 0.8740 e1 19.800 20.000 20.200 0.7795 0.7874 0.7953 e3 - 17.500 - - 0.6890 - e - 0.500 - - 0.0197 - l 0.450 0.600 0.750 0.0177 0.0236 0.0295 l1 - 1.000 - - 0.0394 - k 0 3.5 7 0 3.5 7 ccc - - 0.080 - - 0.0031         aid        
package characteristics stm32l151xe and stm32l152xe 116/132 docid025433 rev 5 marking of engineering samples the following figure shows the engineering sample marking for the lqfp144 package. only the information field containing the engineering sample marking is shown. figure 33. lqfp144 package top view 1. samples marked ?es? are to be considered as ?engineering samples?: i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by st in writing. in no event st will be liable for any customer usage in production. only if st has authorized in writing the customer qualification engineering samples can be used for reliability qualification trials. 069 (6 (qjlqhhulqjvdpsohpdunlqj 
docid025433 rev 5 117/132 stm32l151xe and stm32l152xe package characteristics 131 7.1.2 lqfp100, 14 x 14 mm, 100-pin low-profile quad flat package figure 34. lqfp100, 14 x 14 mm, 100-pin low-profile quad flat package outline 1. drawing is not to scale. e )$%.4)&)#!4)/. 0). '!5'%0,!.% mm 3%!4).' 0,!.% $ $ $ % % % + ccc # #         ,?-%?6 ! ! ! , , c b !
package characteristics stm32l151xe and stm32l152xe 118/132 docid025433 rev 5 figure 35. lqfp100 recommended footprint 1. dimensions are in millimeters. table 66. lqpf100, 14 x 14 mm, 100-pin low-profile quad flat package mechanical data symbol millimeters inches (1) 1. values in inches are converted from mm and rounded to 4 decimal digits. min typ max min typ max a - - 1.600 - - 0.0630 a1 0.050 - 0.150 0.0020 - 0.0059 a2 1.350 1.400 1.450 0.0531 0.0551 0.0571 b 0.170 0.220 0.270 0.0067 0.0087 0.0106 c 0.090 - 0.200 0.0035 - 0.0079 d 15.800 16.000 16.200 0.6220 0.6299 0.6378 d1 13.800 14.000 14.200 0.5433 0.5512 0.5591 d3 - 12.000 - - 0.4724 e 15.800 16.000 16.200 0.6220 0.6299 0.6378 e1 13.800 14.000 14.200 0.5433 0.5512 0.5591 e3 - 12.000 - - 0.4724 - e - 0.500 - - 0.0197 - l 0.450 0.600 0.750 0.0177 0.0236 0.0295 l1 - 1.000 - - 0.0394 - k 0.0 3.5 7.0 0.0 3.5 7.0 ccc - - 0.080 - - 0.0031                069
docid025433 rev 5 119/132 stm32l151xe and stm32l152xe package characteristics 131 marking of engineering samples the following figure shows the engineering sample marking for the lqfp100 package. only the information field containing the engineering sample marking is shown. figure 36. lqfp100 package top view 1. samples marked ?es? are to be considered as ?engineering samples?: i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by st in writing. in no event st will be liable for any customer usage in production. only if st has authorized in writing the customer qualification engineering samples can be used for reliability qualification trials. 069 (qjlqhhulqjvdpsohpdunlqj  (6
package characteristics stm32l151xe and stm32l152xe 120/132 docid025433 rev 5 7.1.3 lqfp64, 10 x 10 mm, 64-pin low-profile quad flat package figure 37. lqfp64, 10 x 10 mm, 64-pin low-profile quad flat package outline 1. drawing is not to scale. ! ! ! 3%!4).' 0,!.% ccc # b # c ! , , + '!5'%0,!.% mm )$%.4)&)#!4)/. 0). $ $ $ e         % % % 7?-%?6
docid025433 rev 5 121/132 stm32l151xe and stm32l152xe package characteristics 131 figure 38. lqfp64 recommended footprint 1. dimensions are in millimeters. table 67. lqfp64, 10 x 10 mm 64-pin low-profile quad flat package mechanical data symbol millimeters inches (1) 1. values in inches are converted from mm and rounded to 4 decimal digits. min typ max min typ max a - - 1.600 - - 0.0630 a1 0.050 - 0.150 0.0020 - 0.0059 a2 1.350 1.400 1.450 0.0531 0.0551 0.0571 b 0.170 0.220 0.270 0.0067 0.0087 0.0106 c 0.090 - 0.200 0.0035 - 0.0079 d 11.800 12.000 12.200 0.4646 0.4724 0.4803 d1 9.800 10.000 10.200 0.3858 0.3937 0.4016 d3 - 7.500 - - 0.2953 - e 11.800 12.000 12.200 0.4646 0.4724 0.4803 e1 9.800 10.000 10.200 0.3858 0.3937 0.4016 e3 - 7.500 - - 0.2953 - e - 0.500 - - 0.0197 - l 0.450 0.600 0.750 0.0177 0.0236 0.0295 l1 - 1.000 - - 0.0394 - ccc - - 0.080 - - 0.0031 k 0.0 3.5 7.0 0.0 3.5 7.0                069
package characteristics stm32l151xe and stm32l152xe 122/132 docid025433 rev 5 marking of engineering samples the following figure shows the engineering sample marking for the lqfp64 package. only the information field containing the engineering sample marking is shown. figure 39. lqfp64 package top view 1. samples marked ?es? are to be considered as ?engineering samples?: i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by st in writing. in no event st will be liable for any customer usage in production. only if st has authorized in writing the customer qualification engineering samples can be used for reliability qualification trials. (6 069 (qjlqhhulqjvdpsohpdunlqj 
docid025433 rev 5 123/132 stm32l151xe and stm32l152xe package characteristics 131 7.1.4 ufbga132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array package figure 40. ufbga132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array package outline 1. drawing is not to scale. table 68. ufbga132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array mechanical data symbol millimeters inches (1) min typ max min typ max a 0.460 0.530 0.600 0.0181 0.0209 0.0236 a1 0.050 0.080 0.110 0.0020 0.0031 0.0043 a2 0.400 0.450 0.500 0.0157 0.0177 0.0197 a3 0.270 0.320 0.370 0.0106 0.0126 0.0146 b 0.170 0.280 0.330 0.0067 0.0110 0.0130 d 6.950 7.000 7.050 0.2736 0.2756 0.2776 e 6.950 7.000 7.050 0.2736 0.2756 0.2776 e - 0.500 - - 0.0197 - f 0.700 0.750 0.800 0.0276 0.0295 0.0315 ddd - - 0.080 - - 0.0031 $*b0(b9 6hdwlqjsodqh $ $ h ) ) ' 0 hhh = < ; iii ?e edoov ? ? $ 0 0 ( 7239,(: %277209,(:   h $ $ = < ; = ggg = $edoo lghqwlilhu $edoo lqgh[duhd
package characteristics stm32l151xe and stm32l152xe 124/132 docid025433 rev 5 figure 41. ufbga132 recommended footprint marking of engineering samples the following figure shows the engineering sample marking for the ufbga132 package. only the information field containing the engineering sample marking is shown. figure 42. ufbga132 package top view 1. samples marked ?es? are to be considered as ?engineering samples?: i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where eee - - 0.150 - - 0.0059 fff - - 0.050 - - 0.0020 1. values in inches are converted from mm and rounded to 4 decimal digits. table 68. ufbga132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array mechanical data (continued) symbol millimeters inches (1) min typ max min typ max 0itch mm $pad mm $sm mmtypdependson thesoldermaskregistration tolerance 3olderpaste mmaperturediameter $pad $sm ai 069 (qjlqhhulqjvdpsohpdunlqj  (6
docid025433 rev 5 125/132 stm32l151xe and stm32l152xe package characteristics 131 specifically authorized by st in writing. in no event st will be liable for any customer usage in production. only if st has authorized in writing the customer qualification engineering samples can be used for reliability qualification trials. 7.1.5 wlcsp104, 0.400 mm pitch wafer level chip size package figure 43. wlcsp104, 0.400 mm pitch wafer level chip size package outline 1. drawing is not to scale. zzzdzs  & '   }??}u] u??] ? ooo}?]}v &?}v?] ?   }?]v??]}v ?(?v d}?] t(?l?] ?]o ? ? ^]]   ?]o z}???  u? ^?]vp ?ov ? ~?   ? ?    ?  ?    y z    y z 0 0
package characteristics stm32l151xe and stm32l152xe 126/132 docid025433 rev 5 table 69. wlcsp104, 0.400 mm pitch wafer level chip size package mechanical data symbol millimeters inches (1) 1. values in inches are converted from mm and rounded to 4 decimal digits. min typ max min typ max a 0.525 0.555 0.585 0.0207 0.0219 0.023 a1 - 0.175 - - 0.0069 - a2 - 0.38 - - 0.015 - a3 (2) 2. back side coating. - 0.025 - - 0.001 - ? b (3) 3. dimension is measured at the maximum bump diameter parallel to primary datum z. 0.22 0.25 0.28 0.0087 0.0098 0.011 d 4.06 4.095 4.13 0.1598 0.1612 0.1626 e 5.059 5.094 5.129 0.1992 0.2006 0.2019 e - 0.4 - - 0.0157 - e1 - 3.2 - - 0.126 - e2 - 4.4 - - 0.1732 - f - 0.447 - - 0.0176 - g - 0.347 - - 0.0137 - n (4) 4. n is the total number of terminals. - 104 - - 104 - aaa - 0.1 - - 0.0039 - bbb - 0.1 - - 0.0039 - ccc - 0.1 - - 0.0039 - ddd - 0.05 - - 0.002 - eee - 0.05 - - 0.002 -
docid025433 rev 5 127/132 stm32l151xe and stm32l152xe package characteristics 131 marking of engineering samples the following figure shows the engineering sample marking for the wlcsp104 package. only the information field containing the engineering sample marking is shown. figure 44. wlcsp104 package top view 1. samples marked ?es? are to be considered as ?engineering samples?: i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by st in writing. in no event st will be liable for any customer usage in production. only if st has authorized in writing the customer qualification engineering samples can be used for reliability qualification trials. 069 (6 (qjlqhhulqjvdpsohpdunlqj 
package characteristics stm32l151xe and stm32l152xe 128/132 docid025433 rev 5 7.2 thermal characteristics the maximum chip-junction temperature, t j max, in degrees celsius, may be calculated using the following equation: t j max = t a max + (p d max ja ) where: ? t a max is the maximum ambient temperature in c, ? ja is the package junction-to-ambient thermal resistance, in c/w, ? p d max is the sum of p int max and p i/o max (p d max = p int max + p i/o max), ? p int max is the product of i dd and v dd , expressed in watts. this is the maximum chip internal power. p i/o max represents the maximum power dissipation on output pins where: p i/o max = (v ol i ol ) + ((v dd ? v oh ) i oh ), taking into account the actual v ol / i ol and v oh / i oh of the i/os at low and high level in the application. table 70. thermal characteristics symbol parameter value unit ja thermal resistance junction-ambient lqfp144 - 20 x 20 mm / 0.5 mm pitch 40 c/w thermal resistance junction-ambient ufbga132 - 7 x 7 mm 60 thermal resistance junction-ambient lqfp100 - 14 x 14 mm / 0.5 mm pitch 43 thermal resistance junction-ambient lqfp64 - 10 x 10 mm / 0.5 mm pitch 46 thermal resistance junction-ambient wlcsp104 - 0.400 mm pitch 46
docid025433 rev 5 129/132 stm32l151xe and stm32l152xe package characteristics 131 figure 45. thermal resistance suffix 6 figure 46. thermal resistance suffix 7 7.2.1 reference document jesd51-2 integrated circuits thermal test method environment conditions - natural convection (still air). available from www.jedec.org. 069 h&'???uu &}?]v?d:ed:u? >y&we?euu >y&wee???uu >y&we?uult>^we 3' p:             7hpshudwxuh ?& 06y9 h&'???uu &}?]v?d:ed:u? >y&we?euu >y&wee???uu >y&we?uult>^we 3' p:             7hpshudwxuh ?&
part numbering stm32l151xe and stm32l152xe 130/132 docid025433 rev 5 8 part numbering for a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest st sales office. table 71. stm32l151xe and stm32l152xe ordering information scheme example: stm32 l 151 r e t 6 d xxx device family stm32 = arm-based 32-bit microcontroller product type l = low-power device subfamily 151: devices without lcd 152: devices with lcd pin count r = 64 pins v = 100/104 pins z = 144 pins q = 132 pins flash memory size e= 512 kbytes of flash memory package h = bga t = lqfp y = wlcsp104 temperature range 6 = industrial temperature range, ?40 to 85 c 7 = industrial temperature range, ?40 to 105 c options no character = v dd range: 1.8 to 3.6 v and bor enabled d = v dd range: 1.65 to 3.6 v and bor disabled packing tr = tape and reel no character = tray or tube
docid025433 rev 5 131/132 stm32l151xe and stm32l152xe revision history 131 9 revision history table 72. document revision history date revision changes 31-oct-2013 1 initial release. 19-feb-2014 2 added input voltage in table 13: general operating conditions updated: chapter 2.2: ultra-low-power device continuum , table 13: general operating conditions , table 28: current consumption in low- power run mode , table 21: current consumption in low-power sleep mode , table 48: flash memory and data eeprom endurance and retention , table 77: adc characteristics , table 78: adc accuracy updated ultra-low-power feature inside cover page updated: table 28: current consumption in low-power run mode , table 21: current consumption in low-power sleep mode , table 22: typical and maximum current consumptions in stop mode , table 23: typical and maximum current consumptions in standby mode , table 38: high-speed external user clock characteristics , figure 12: high-speed external clock source ac timing diagram , table 39: low- speed external user clock characteristics , figure 13: low-speed external clock source ac timing diagram , table 78: adc accuracy , table 57: ems characteristics , table 58: emi characteristics , table 59: esd absolute maximum ratingstable 60: electrical sensitivities , table 63: i/o static characteristics , table 66: nrst pin characteristics . added marking of engineering samples for package wlcsp104, removed figures ?power supply and reference decoupling (v ref+ not connected to v dda ) and ?power supply and reference decoupling (v ref+ connected to v dda ). updated current consumption values. 21-feb-2014 3 ultra low power features modification inside cover page. updated table 4: functionalities depending on the working mode (from run/active down to standby) , table 80: dac characteristics 16-may-2014 4 updated i io in table 11: current characteristics . removed note 4 in table 61: temperature sensor characteristics . added table 41: ufbga132 recommended footprint .. modified pins f9 for wlcsp104 package inside table 8: stm32l151xe and stm32l152xe pin definitions 13-oct-2014 5 updated section 3.17: communication interfaces putting i2s characteristics inside. updated dmips features in cover page and section 2: description . updated max temperature at 105c instead of 85c in the whole datasheet. updated current consumption in table 19: current consumption in sleep mode . updated table 24: peripheral current consumption with new measured current values. updated table 57: maximum source impedance rain max adding note 2.
stm32l151xe and stm32l152xe 132/132 docid025433 rev 5 important notice ? please read carefully stmicroelectronics nv and its subsidiaries (?st?) reserve the right to make changes, corrections, enhancements, modifications, and improvements to st products and/or to this document at any time without notice. purchasers should obtain the latest relevant in formation on st products before placing orders. st products are sold pursuant to st?s terms and conditions of sale in place at the time of o rder acknowledgement. purchasers are solely responsible for the choice, selection, and use of st products and st assumes no liability for application assistance or the design of purchasers? products. no license, express or implied, to any intellectual property right is granted by st herein. resale of st products with provisions different from the information set forth herein shall void any warranty granted by st for such product. st and the st logo are trademarks of st. all other product or service names are the property of their respective owners. information in this document supersedes and replaces information previously supplied in any prior versions of this document. ? 2014 stmicroelectronics ? all rights reserved


▲Up To Search▲   

 
Price & Availability of STM32L151ZET6

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X